## 8-Pin MCU with High-Precision 16-Bit PWMs ## **Description:** PIC12(L)F1571/2 microcontrollers combine the capabilities of 16-bit PWMs with Analog to suit a variety of applications. These devices deliver three 16-bit PWMs with independent timers for applications where high resolution is needed, such as LED lighting, stepper motors, power supplies and other general purpose applications. The core independent peripherals (16-bit PWMs, Complementary Waveform Generator), Enhanced Universal Synchronous Asynchronous Receiver Transceiver (EUSART) and Analog (ADCs, Comparator and DAC) enable closed-loop feedback and communication for use in multiple market segments. The EUSART peripheral enables the communication for applications such as LIN. ### **Core Features:** - · C Compiler Optimized RISC Architecture - · Only 49 Instructions - · Operating Speed: - DC 32 MHz clock input - 125 ns minimum instruction cycle - · Interrupt Capability - 16-Level Deep Hardware Stack - · Two 8-Bit Timers - · One 16-Bit Timer - Three Additional 16-Bit Timers Available Using the 16-Bit PWMs - Power-on Reset (POR) - · Power-up Timer (PWRT) - · Low-Power Brown-out Reset (LPBOR) - · Programmable Watchdog Timer (WDT) up to 256s - Programmable Code Protection ### Memory: - Up to 3.5 Kbytes Flash Program Memory - Up to 256 Bytes Data SRAM Memory - · Direct, Indirect and Relative Addressing modes - High-Endurance Flash Data Memory (HEF) - 128 bytes if nonvolatile data storage - 100k erase/write cycles ## **Operating Characteristics:** - · Operating Voltage Range: - 1.8V to 3.6V (PIC12LF1571/2) - 2.3V to 5.5V (PIC12F1571/2) - · Temperature Range: - Industrial: -40°C to +85°C - Extended: -40°C to +125°C - · Internal Voltage Reference Module - In-Circuit Serial Programming™ (ICSP™) via Two Pins ## eXtreme Low-Power (XLP) Features: - Sleep Mode: 20 nA @ 1.8V, Typical - · Watchdog Timer: 260 nA @ 1.8V, Typical - · Operating Current: - 30 μA/MHz @ 1.8V, typical ## **Digital Peripherals:** - 16-Bit PWM: - Three 16-bit PWMs with independent timers - Multiple Output modes (Edge-Aligned, Center-Aligned, Set and Toggle on Register Match) - User settings for phase, duty cycle, period, offset and polarity - 16-bit timer capability - Interrupts generated based on timer matches with Offset, Duty Cycle, Period and Phase registers - · Complementary Waveform Generator (CWG): - Rising and falling edge dead-band control - Multiple signal sources - Enhanced Universal Synchronous Asynchronous Receiver Transceiver (EUSART): - Supports LIN applications ### **Device I/O Port Features:** - Six I/Os - · Individually Selectable Weak Pull-ups - Interrupt-on-Change Pins Option with Edge-Selectable Option ## **Analog Peripherals:** - 10-Bit Analog-to-Digital Converter (ADC): - Up to four external channels - Conversion available during Sleep - · Comparator: - Low Power/High Speed modes - Fixed Voltage Reference at (non)inverting input(s) - Comparator outputs externally accessible - Synchronization with Timer1 clock source - Software hysteresis enable - 5-Bit Digital-to-Analog Converter (DAC): - 5-bit resolution, rail-to-rail - Positive reference selection - Unbuffered I/O pin output - Internal connections to ADCs and comparators - Voltage Reference: - Fixed voltage reference with 1.024V, 2.048V and 4.096V output levels ## **Clocking Structure:** - · Precision Internal Oscillator: - Factory calibrated ±1%, typical - Software-selectable clock speeds from 31 kHz to 32 MHz - · External Oscillator Block with: - Resonator modes up to 20 MHz - Two External Clock modes up to 32 MHz - · Fail-Safe Clock Monitor - · Digital Oscillator Input Available ## PIC12(L)F1571/2 FAMILY TYPES | Device | Data Sheet Index | Program Memory Flash<br>(K words) | Data SRAM (bytes) | High-Endurance<br>Flash (bytes) | I/O Pins | 8-Bit/16-Bit Timers | Comparators | 16-Bit PWM | 10-Bit ADC (ch) | 5-Bit DAC | CWG | EUSART | Debug <sup>(1)</sup> | XLP | |---------------|------------------|-----------------------------------|-------------------|---------------------------------|----------|---------------------|-------------|------------|-----------------|-----------|-----|--------|----------------------|-----| | PIC12(L)F1571 | Α | 1 | 128 | 128 | 6 | 2/4 <sup>(2)</sup> | 1 | 3 | 4 | 1 | 1 | 0 | I | Υ | | PIC12(L)F1572 | Α | 2 | 256 | 128 | 6 | 2/4 <sup>(2)</sup> | 1 | 3 | 4 | 1 | 1 | 1 | ı | Υ | **Note 1:** I – Debugging integrated on chip. 2: Three additional 16-bit timers available when not using the 16-bit PWM outputs. Data Sheet Index: (Unshaded devices are described in this document.) A DS40001723 PIC12(L)F1571/2 Data Sheet, 8-Pin Flash, 8-Bit MCU with High-Precision 16-Bit PWM. ## **PIN DIAGRAMS** ## Pin Diagram - 8-Pin PDIP, SOIC, DFN, MSOP, UDFN TABLE 1: 8-PIN ALLOCATION TABLE (PIC12(L)F1571/2) | O/I | 8-Pin PDIP/SOIC/MSOP/DFN/UDFN | ADC | Reference | Comparator | Timers | MWd | EUSART <sup>(2)</sup> | CWG | Interrupt | Pull-up | Basic | |-----|-------------------------------|-----|-----------|------------|--------------------|---------------------|--------------------------------------------|----------------------|------------|---------|-------------------| | RA0 | 7 | AN0 | DAC1OUT | C1IN+ | _ | PWM2 | TX <sup>(2)</sup><br>CK <sup>(2)</sup> | CWG1B | IOC | Υ | ICSPDAT<br>ICDDAT | | RA1 | 6 | AN1 | VREF+ | C1IN0- | _ | PWM1 | RX <sup>(2)</sup><br>DT <sup>(2)</sup> | _ | IOC | Υ | ICSPCLK<br>ICDCLK | | RA2 | 5 | AN2 | _ | C1OUT | T0CKI | PWM3 | - | CWG1FLT<br>CWG1A | IOC<br>INT | Y | 1 | | RA3 | 4 | - | _ | - | T1G <sup>(1)</sup> | - | _ | _ | IOC | Υ | MCLR<br>VPP | | RA4 | 3 | AN3 | _ | C1IN1- | T1G | PWM2 <sup>(1)</sup> | TX <sup>(1,2)</sup><br>CK <sup>(1,2)</sup> | CWG1B <sup>(1)</sup> | IOC | Υ | CLKOUT | | RA5 | 2 | | _ | | T1CKI | PWM1 <sup>(1)</sup> | RX <sup>(1,2)</sup><br>DT <sup>(1,2)</sup> | CWG1A <sup>(1)</sup> | IOC | Y | CLKIN | | VDD | 1 | _ | _ | _ | - | _ | | 1 | _ | _ | VDD | | Vss | 8 | _ | _ | _ | | _ | | | _ | _ | Vss | Note 1: Alternate pin function selected with the APFCON (Register 11-1) register. 2: PIC12(L)F1572 only. ## **Table of Contents** | 1.0 | Device Overview | 6 | |-------|---------------------------------------------------------------------------|-----| | 2.0 | Enhanced Mid-Range CPU | 11 | | 3.0 | Memory Organization | 13 | | 4.0 | Device Configuration | 39 | | 5.0 | Oscillator Module | 44 | | 6.0 | Resets | 54 | | 7.0 | Interrupts | 63 | | 8.0 | Power-Down Mode (Sleep) | 76 | | 9.0 | Watchdog Timer (WDT) | 79 | | 10.0 | Flash Program Memory Control | 83 | | 11.0 | I/O Ports | 100 | | 12.0 | | | | 13.0 | Fixed Voltage Reference (FVR) | 113 | | 14.0 | | | | 15.0 | Analog-to-Digital Converter (ADC) Module | 118 | | 16.0 | 5-Bit Digital-to-Analog Converter (DAC) Module | 132 | | 17.0 | Comparator Module | 135 | | 18.0 | Timer0 Module | 142 | | 19.0 | Timer1 Module with Gate Control | 145 | | | Timer2 Module | | | | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | | | 22.0 | 16-Bit Pulse-Width Modulation (PWM) Module | 185 | | 23.0 | Complementary Waveform Generator (CWG) Module | 212 | | 24.0 | In-Circuit Serial Programming™ (ICSP™) | 224 | | 25.0 | Instruction Set Summary | 226 | | 26.0 | Electrical Specifications | | | 27.0 | | | | 28.0 | Development Support | 285 | | 29.0 | Packaging Information | 286 | | Appe | endix A: Data Sheet Revision History | 303 | | | Microchip Web Site | | | | tomer Change Notification Service | | | Custo | tomer Support | 304 | | Prod | duct Identification System | 305 | ## TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. ### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. #### 1.0 DEVICE OVERVIEW The PIC12(L)F1571/2 devices are described within this data sheet. The block diagram of these devices is shown in Figure 1-1, the available peripherals are shown in Table 1-1 and the pinout descriptions are shown in Table 1-2. TABLE 1-1: DEVICE PERIPHERAL SUMMARY | Peripheral | | PIC12(L)F1571 | PIC12(L)F1572 | |-------------------------------------------------------------------------------|--------|---------------|---------------| | Analog-to-Digital Converter (A | ADC) | • | • | | Complementary Wave General (CWG) | ator | • | • | | Digital-to-Analog Converter (I | DAC) | • | • | | Enhanced Universal<br>Synchronous/Asynchronous<br>Receiver/Transmitter (EUSAF | | • | | | Fixed Voltage Reference (FV | R) | • | • | | Temperature Indicator | | • | • | | Comparators | | | | | | C1 | • | • | | PWM Modules | | | | | | PWM1 | • | • | | | PWM2 | • | • | | | PWM3 | • | • | | Timers | | | | | | Timer0 | • | • | | | Timer1 | • | • | | | Timer2 | • | • | ## 1.1 Register and Bit Naming Conventions #### 1.1.1 REGISTER NAMES When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one. #### 1.1.2 BIT NAMES There are two variants for bit names: - · Short name: Bit function abbreviation - · Long name: Peripheral abbreviation + short name #### 1.1.2.1 Short Bit Names Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant. Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is RegisterNamebits. ShortName. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction, COG1CON0bits.EN = 1. Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore, plus the name of the register in which the bit resides, to avoid naming contentions. ### 1.1.2.2 Long Bit Names Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral, thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN. Long bit names are useful in both C and assembly programs. For example, in C, the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction. #### 1.1.2.3 Bit Fields Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode: ``` COG1CON0bits.MD = 0x5; ``` Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name, MD2, and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode: #### Example 1: ``` MOVLW ~(1<<G1MD1) ANDWF COG1CON0,F MOVLW 1<<G1MD2 | 1<<G1MD0 IORWF COG1CON0,F ``` #### Example 2: BSF COG1CON0,G1MD2 BCF COG1CON0,G1MD1 BSF COG1CON0,G1MD0 ## 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS ### 1.1.3.1 Status, Interrupt and Mirror Bits Status, interrupt enables, interrupt flags and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant. ### 1.1.3.2 Legacy Peripherals There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following: - EUSART - MSSP TABLE 1-2: PIC12(L)F1571/2 PINOUT DESCRIPTION | Name | Function | Input<br>Type | Output<br>Type | Description | |---------------------------------------------------------------------|----------|---------------|----------------|-----------------------------------------------| | RA0/AN0/C1IN+/DACOUT/ | RA0 | | | General purpose I/O. | | TX <sup>(2)</sup> /CK <sup>(2)</sup> /CWG1B/PWM2/<br>ICSPDAT/ICDDAT | AN0 | | | ADC channel input. | | ICSPDAT/ICDDAT | C1IN+ | | | Comparator positive input. | | | DACOUT | | | Digital-to-Analog Converter output. | | | TX | (3) | (4) | USART asynchronous transmit. | | | CK | (-, | | USART synchronous clock. | | | CWG1B | | | CWG complementary output. | | | PWM2 | | | PWM output. | | | ICSPDAT | | | ICSP™ data I/O. | | | ICDDAT | | | In-circuit debug data. | | RA1/AN1/VREF+/C1IN0-/RX <sup>(2)</sup> / | RA1 | | | General purpose I/O. | | DT <sup>(2)</sup> /PWM1/ICSPCLK/ICDCLK | AN1 | | | ADC channel input. | | | VREF+ | | (4) | ADC Voltage Reference input. | | | C1IN0- | | | Comparator negative input. | | | RX | (3) | | USART asynchronous input. | | | DT | | | USART synchronous data. | | | PWM1 | | | PWM output. | | | ICSPCLK | | | ICSP programming clock. | | | ICDCLK | | | In-circuit debug clock. | | RA2/AN2/C1OUT/T0CKI/ | RA2 | | | General purpose I/O. | | CWG1FLT/CWG1A/PWM3/INT | AN2 | | | ADC channel input. | | | C10UT | | | Comparator output. | | | T0CKI | (3) | (4) | Timer0 clock input. | | | CWG1FLT | (3) | (4) | Complementary Waveform Generator Fault input. | | | CWG1A | | | CWG complementary output. | | | PWM3 | | | PWM output. | | | INT | | | External interrupt. | | RA3/VPP/T1G <sup>(1)</sup> /MCLR | RA3 | | | General purpose input with IOC and WPU. | | | VPP | (0) | | Programming voltage. | | | T1G | (3) | (4) | Timer1 gate input. | | | MCLR | | | Master Clear with internal pull-up. | | RA4/AN3/C1IN1-/T1G/TX <sup>(1,2)</sup> / | RA4 | | | General purpose I/O. | | CK <sup>(1,2)</sup> /CWG1B <sup>(1)</sup> /PWM2 <sup>(1)</sup> / | AN3 | | | ADC channel input. | | CLKOUT | C1IN1- | | | Comparator negative input. | | | T1G | | | Timer1 gate input. | | | TX | (3) | (4) | USART asynchronous transmit. | | | CK | | | USART synchronous clock. | | | CWG1B | | | CWG complementary output. | | | PWM2 | | | PWM output. | | | CLKOUT | | | Fosc/4 output. | | | 3211001 | <u> </u> | 1 | 1 000/1 04/04/ | **Legend:** AN = Analog input or output CMOS = CMOS compatible input or output OD = Open-Drain TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels $I^2C$ = Schmitt Trigger input with $I^2C$ HV = High Voltage XTAL = Crystal levels Note 1: Alternate pin function selected with the APFCON (Register 11-1) register. 2: PIC12(L)F1572 only. 3: Input type is selected by the port. **4:** Output type is selected by the port. OD = Open-Drain TABLE 1-2: PIC12(L)F1571/2 PINOUT DESCRIPTION (CONTINUED) | Name | Function | Input<br>Type | Output<br>Type | Description | |------------------------------------------------------|----------|---------------|----------------|---------------------------------| | RA5/T1CKI/RX <sup>(1,2)</sup> /DT <sup>(1,2)</sup> / | RA5 | | (4) | General purpose I/O. | | CWG1A <sup>(1)</sup> /PWM1 <sup>(1)</sup> /CLKIN | T1CKI | | | Timer1 clock input. | | | RX | (3) | | USART asynchronous input. | | | DT | | | USART synchronous data. | | | CWG1A | | | CWG complementary output. | | | PWM1 | | | PWM output. | | | CLKIN | | | External Clock input (EC mode). | | VDD | VDD | Power | _ | Positive supply. | | Vss | Vss | Power | _ | Ground reference. | **Legend:** AN = Analog input or output CMOS = CMOS compatible input or output Note 1: Alternate pin function selected with the APFCON (Register 11-1) register. TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels $I^2C$ = Schmitt Trigger input with $I^2C$ HV = High Voltage XTAL = Crystal levels 2: PIC12(L)F1572 only. **3:** Input type is selected by the port. 4: Output type is selected by the port. ## 2.0 ENHANCED MID-RANGE CPU This family of devices contains an enhanced mid-range 8-bit CPU core. The CPU has 49 instructions. Interrupt capability includes automatic context saving. The hardware stack is 16 levels deep and has Overflow and Underflow Reset capability. Direct, Indirect and Relative Addressing modes are available. Two File Select Registers (FSRs) provide the ability to read program and data memory. - · Automatic Interrupt Context Saving - · 16-Level Stack with Overflow and Underflow - · File Select Registers - · Instruction Set FIGURE 2-1: CORE BLOCK DIAGRAM ## 2.1 Automatic Interrupt Context Saving During interrupts, certain registers are automatically saved in shadow registers and restored when returning from the interrupt. This saves stack space and user code. See Section 7.5 "Automatic Context Saving", for more information. ## 2.2 16-Level Stack with Overflow and Underflow These devices have a hardware stack memory, 15 bits wide and 16 words deep. A Stack Overflow or Underflow will set the appropriate bit (STKOVF or STKUNF) in the PCON register, and if enabled, will cause a Software Reset. See Section 3.5 "Stack" for more details. ## 2.3 File Select Registers There are two 16-bit File Select Registers (FSR). FSRs can access all file registers and program memory, which allows one Data Pointer for all memory. When an FSR points to program memory, there is one additional instruction cycle in instructions using INDF to allow the data to be fetched. General purpose memory can now also be addressed linearly, providing the ability to access contiguous data larger than 80 bytes. There are also new instructions to support the FSRs. See Section 3.6 "Indirect Addressing" for more details. #### 2.4 Instruction Set There are 49 instructions for the enhanced midrange CPU to support the features of the CPU. See Section 25.0 "Instruction Set Summary" for more details. ## 3.0 MEMORY ORGANIZATION These devices contain the following types of memory: - · Program Memory: - Configuration Words - Device ID - User ID - Flash Program Memory - · Data Memory: - Core Registers - Special Function Registers - General Purpose RAM - Common RAM The following features are associated with access and control of program memory and data memory: - PCL and PCLATH - Stack - · Indirect Addressing ## 3.1 Program Memory Organization The enhanced mid-range core has a 15-bit Program Counter (PC) capable of addressing a 32K x 14 program memory space. Table 3-1 shows the memory sizes implemented. Accessing a location above these boundaries will cause a wraparound within the implemented memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 3-1). ## 3.2 High-Endurance Flash This device has a 128-byte section of high-endurance Program Flash Memory (PFM) in lieu of data EEPROM. This area is especially well-suited for non-volatile data storage that is expected to be updated frequently over the life of the end product. See Section 10.2 "Flash Program Memory Overview" for more information on writing data to PFM. See Section 3.2.1.2 "Indirect Read with FSR" for more information about using the FSR registers to read byte data stored in PFM. TABLE 3-1: DEVICE SIZES AND ADDRESSES | Device | Program Memory<br>Space (Words) | Last Program Memory<br>Address | High-Endurance Flash<br>Memory Address Range <sup>(1)</sup> | |---------------|---------------------------------|--------------------------------|-------------------------------------------------------------| | PIC12(L)F1571 | 1,024 | 03FFh | 0380h-03FFh | | PIC12(L)F1572 | 2,048 | 07FFh | 0780h-07FFh | Note 1: High-endurance Flash applies to the low byte of each address in the range. FIGURE 3-1: PROGRAM MEMORY MAP AND STACK FOR PIC12(L)F1571 FIGURE 3-2: PROGRAM MEMORY MAP AND STACK FOR PIC12(L)F1572 ## 3.2.1 READING PROGRAM MEMORY AS DATA There are two methods of accessing constants in program memory. The first method is to use tables of RETLW instructions. The second method is to set an FSR to point to the program memory. #### 3.2.1.1 RETLW Instruction The RETLW instruction can be used to provide access to tables of constants. The recommended way to create such a table is shown in Example 3-1. #### **EXAMPLE 3-1:** RETLW INSTRUCTION ``` constants BRW :Add Index in W to ;program counter to ;select data RETLW DATA0 ;Index0 data RETLW DATA1 ;Index1 data RETLW DATA2 RETLW DATA3 my function ;... LOTS OF CODE... MOVLW DATA INDEX call constants ;... THE CONSTANT IS IN W ``` The BRW instruction makes this type of table very simple to implement. If the user's code must remain portable with previous generations of microcontrollers, then the BRW instruction is not available, so the older table read method must be used. ## 3.2.1.2 Indirect Read with FSR The program memory can be accessed as data by setting bit 7 of the FSRnH register and reading the matching INDFn register. The MOVIW instruction will place the lower eight bits of the addressed word in the W register. Writes to the program memory cannot be performed via the INDFn registers. Instructions that access the program memory via the FSR require one extra instruction cycle to complete. Example 3-2 demonstrates accessing the program memory via an FSR. The HIGH operator will set bit<7> if a label points to a location in program memory. ## EXAMPLE 3-2: ACCESSING PROGRAM MEMORY VIA FSR ``` constants DW DATA0 :First constant DW DATA1 ; Second constant DW DATA2 DW рата 3 my_function ;... LOTS OF CODE ... MOVLW DATA INDEX ADDLW LOW constants MOVWF FSR1L MOVLW HIGH constants ; MSb is set automatically MOVWF FSR1H BTFSC STATUS, C ; carry from ADDLW? INCF FSR1H.f ;yes MOVIW 0[FSR1] ; THE PROGRAM MEMORY IS IN W ``` ## 3.3 Data Memory Organization The data memory is partitioned in 32 memory banks with 128 bytes in a bank. Each bank consists of (Figure 3-3): - · 12 Core Registers - 20 Special Function Registers (SFR) - Up to 80 bytes of General Purpose RAM (GPR) - · 16 bytes of Common RAM The active bank is selected by writing the bank number into the Bank Select Register (BSR). Unimplemented memory will read as '0'. All data memory can be accessed either directly (via instructions that use the file registers) or indirectly via the two File Select Registers (FSR). See Section 3.6 "Indirect Addressing" for more information. Data memory uses a 12-bit address. The upper five bits of the address define the bank address and the lower seven bits select the registers/RAM in that bank. ## 3.3.1 CORE REGISTERS The core registers contain the registers that directly affect the basic operation. The core registers occupy the first 12 addresses of every data memory bank (addresses: x00h/x08h through x0Bh/x8Bh). These registers are listed below in Table 3-2. For detailed information, see Table 3-9. TABLE 3-2: CORE REGISTERS | Addresses | BANKx | |--------------|--------| | x00h or x80h | INDF0 | | x01h or x81h | INDF1 | | x02h or x82h | PCL | | x03h or x83h | STATUS | | x04h or x84h | FSR0L | | x05h or x85h | FSR0H | | x06h or x86h | FSR1L | | x07h or x87h | FSR1H | | x08h or x88h | BSR | | x09h or x89h | WREG | | x0Ah or x8Ah | PCLATH | | x0Bh or x8Bh | INTCON | ### 3.3.1.1 STATUS Register The STATUS register, shown in Register 3-1, contains: - · The arithmetic status of the ALU - · The Reset status The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as '000u uluu' (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any Status bits. For other instructions not affecting any Status bits, refer to Section 25.0 "Instruction Set Summary"). Note 1: The <u>C and DC</u> bits operate as Borrow and Digit Borrow out bits, respectively, in subtraction. ## **REGISTER 3-1: STATUS: STATUS REGISTER** | U-0 | U-0 | U-0 | R-1/q | R-1/q | R/W-0/u | R/W-0/u | R/W-0/u | |-------|-----|-----|-------|-------|-------------|---------|------------------| | _ | _ | _ | TO | PD | <u>DD</u> 7 | | C <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | q = Value depends on condition | | bit 7-5 | Unimplemented: Read as '0' | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | bit 4 | TO: Time-out bit | | | 1 = After power-up, CLRWDT instruction or SLEEP instruction 0 = A WDT time-out occurred | | bit 3 | PD: Power-Down bit | | | 1 = After power-down or by the CLRWDT instruction 0 = By execution of the SLEEP instruction | | bit 2 | Z: Zero bit | | | <ul><li>1 = The result of an arithmetic or logic operation is zero</li><li>0 = The result of an arithmetic or logic operation is not zero</li></ul> | | bit 1 | DC: Digit Carry/Digit Borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)(1) | | | <ul><li>1 = A carry-out from the 4th low-order bit of the result occurred</li><li>0 = No carry-out from the 4th low-order bit of the result</li></ul> | | bit 0 | C: Carry/Borrow bit <sup>(1)</sup> (ADDWF, ADDLW, SUBLW, SUBWF instructions) <sup>(1)</sup> | | | 1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred | Note 1: For Borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high-order or low-order bit of the source register. #### 3.3.2 SPECIAL FUNCTION REGISTER The Special Function Registers are registers used by the application to control the desired operation of peripheral functions in the device. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses: x0Ch/x8Ch through x1Fh/x9Fh). The registers associated with the operation of the peripherals are described in the appropriate peripheral chapter of this data sheet. ### 3.3.3 GENERAL PURPOSE RAM There are up to 80 bytes of GPR in each data memory bank. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses: x0Ch/x8Ch through x1Fh/x9Fh). #### 3.3.3.1 Linear Access to GPR The general purpose RAM can be accessed in a non-banked method via the FSRs. This can simplify access to large memory structures. See **Section 3.6.2 "Linear Data Memory"** for more information. #### 3.3.4 COMMON RAM There are 16 bytes of common RAM accessible from all banks. ### 3.3.5 DEVICE MEMORY MAPS The memory maps for PIC12(L)F1571/2 are as shown in Table 3-3 through Table 3-8. FIGURE 3-3: BANKED MEMORY PARTITIONING DS40001723E-page 19 PIC12(L)F1571 MEMORY MAP, BANK 0-7 **TABLE 3-3:** | | BANK 0 | | BANK 1 | | BANK 2 | | BANK 3 | | BANK 4 | | BANK 5 | | BANK 6 | | BANK 7 | |------|-------------------------------|--------------|-----------------------------------------|------|-------------------------------------|------|-------------------------------------|------|-------------------------------------|------|-------------------------------------|------|-------------------------------------|------|-------------------------------------| | 000h | | 080h | | 100h | | 180h | | 200h | | 280h | | 300h | | 380h | | | | Core Registers<br>(Table 3-2) 00Bh | | 08Bh | | 10Bh | | 18Bh | | 20Bh | | 28Bh | | 30Bh | | 38Bh | | | 00Ch | PORTA | 08Ch | TRISA | 10Ch | LATA | 18Ch | ANSELA | 20Ch | WPUA | 28Ch | ODCONA | 30Ch | SLRCONA | 38Ch | INLVLA | | 00Dh | _ | 08Dh | - | 10Dh | - | 18Dh | _ | 20Dh | _ | 28Dh | _ | 30Dh | _ | 38Dh | _ | | 00Eh | | 08Eh | _ | 10Eh | _ | 18Eh | _ | 20Eh | | 28Eh | - | 30Eh | _ | 38Eh | _ | | 00Fh | | 08Fh | _ | 10Fh | _ | 18Fh | _ | 20Fh | | 28Fh | - | 30Fh | _ | 38Fh | _ | | 010h | | 090h | _ | 110h | _ | 190h | _ | 210h | | 290h | - | 310h | _ | 390h | _ | | 011h | PIR1 | 091h | PIE1 | 111h | CM1CON0 | 191h | PMADRL | 211h | | 291h | - | 311h | _ | 391h | IOCAP | | 012h | PIR2 | 092h | PIE2 | 112h | CM1CON1 | 192h | PMADRH | 212h | _ | 292h | _ | 312h | _ | 392h | IOCAN | | 013h | PIR3 | 093h | PIE3 | 113h | - | 193h | PMDATL | 213h | _ | 293h | _ | 313h | _ | 393h | IOCAF | | 014h | _ | 094h | - | 114h | - | 194h | PMDATH | 214h | _ | 294h | _ | 314h | _ | 394h | _ | | 015h | TMR0 | 095h | OPTION_REG | 115h | CMOUT | 195h | PMCON1 | 215h | _ | 295h | _ | 315h | _ | 395h | _ | | 016h | TMR1L | 096h | PCON | 116h | BORCON | 196h | PMCON2 | 216h | _ | 296h | _ | 316h | _ | 396h | _ | | 017h | TMR1H | 097h | WDTCON | 117h | FVRCON | 197h | VREGCON <sup>(1)</sup> | 217h | _ | 297h | _ | 317h | _ | 397h | _ | | 018h | T1CON | 098h | OSCTUN E | 118h | DACxCON0 | 198h | _ | 218h | _ | 298h | _ | 318h | _ | 398h | _ | | 019h | T1GCON | 099h | OSCCON | 119h | DACxCON1 | 199h | _ | 219h | _ | 299h | _ | 319h | _ | 399h | _ | | 01Ah | TMR2 | 09Ah | OSCSTAT | 11Ah | _ | 19Ah | _ | 21Ah | _ | 29Ah | _ | 31Ah | _ | 39Ah | _ | | 01Bh | PR2 | 09Bh | ADRESL | 11Bh | - | 19Bh | _ | 21Bh | _ | 29Bh | _ | 31Bh | _ | 39Bh | _ | | 01Ch | T2CON | 09Ch | ADRESH | 11Ch | - | 19Ch | _ | 21Ch | _ | 29Ch | _ | 31Ch | _ | 39Ch | _ | | 01Dh | _ | 09Dh | ADCON0 | 11Dh | APFCON | 19Dh | _ | 21Dh | _ | 29Dh | _ | 31Dh | _ | 39Dh | _ | | 01Eh | _ | 09Eh | ADCON1 | 11Eh | - | 19Eh | _ | 21Eh | _ | 29Eh | _ | 31Eh | _ | 39Eh | _ | | 01Fh | | 09Fh | ADCON2 | 11Fh | _ | 19Fh | _ | 21Fh | | 29Fh | - | 31Fh | _ | 39Fh | _ | | 020h | General | 0A0h | General Purpose<br>Register<br>48 Bytes | 120h | | 1A0h | | 220h | | 2A0h | | 320h | | 3A0h | | | | Purpose<br>Register | 0BFh<br>0C0h | 40 Bytes | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented Read as '0' | | | 80 Bytes | UCUII | Unimplemented | | Neau as 0 | | iteau as 0 | | iteau as 0 | | iteau as 0 | | iteau as o | | iteau as 0 | | 06Fh | - | 0EFh | Read as '0' | 16Fh | | 1EFh | | 26Fh | | 2EFh | | 36Fh | | 3EFh | | | 070h | | 0F0h | | 170h | | 1F0h | | 270h | | 2F0h | | 370h | | 3F0h | | | 07Fh | Common RAM | 0FFh | Common RAM<br>(Accesses<br>70h-7Fh) | 17Fh | Common RAM<br>(Accesses<br>70h-7Fh) | 1FFh | Common RAM<br>(Accesses<br>70h-7Fh) | 27Fh | Common RAM<br>(Accesses<br>70h-7Fh) | 2FFh | Common RAM<br>(Accesses<br>70h-7Fh) | 37Fh | Common RAM<br>(Accesses<br>70h-7Fh) | 3FFh | Common RAM<br>(Accesses<br>70h-7Fh) | Note 1: PIC12F1571 only. TABLE 3-4: PIC12(L)F1572 MEMORY MAP, BANK 0-7 | | BANK 0 | | BANK 1 | | BANK 2 | | BANK 3 | | BANK 4 | | BANK 5 | | BANK 6 | | BANK 7 | |------|--------------------------------------------|------|--------------------------------------------|------|--------------------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------| | 000h | | 080h | | 100h | | 180h | | 200h | | 280h | | 300h | | 380h | | | | Core Registers<br>(Table 3-2) 00Bh | | 08Bh | | 10Bh | | 18Bh | | 20Bh | | 28Bh | | 30Bh | | 38Bh | | | 00Ch | PORTA | 08Ch | TRISA | 10Ch | LATA | 18Ch | ANSELA | 20Ch | WPUA | 28Ch | ODCONA | 30Ch | SLRCONA | 38Ch | INLVLA | | 00Dh | _ | 08Dh | _ | 10Dh | 1 | 18Dh | 1 | 20Dh | _ | 28Dh | - | 30Dh | _ | 38Dh | _ | | 00Eh | | 08Eh | | 10Eh | | 18Eh | | 20Eh | _ | 28Eh | _ | 30Eh | _ | 38Eh | _ | | 00Fh | | 08Fh | | 10Fh | _ | 18Fh | _ | 20Fh | _ | 28Fh | _ | 30Fh | _ | 38Fh | _ | | 010h | | 090h | | 110h | _ | 190h | _ | 210h | _ | 290h | _ | 310h | _ | 390h | _ | | 011h | PIR1 | 091h | PIE1 | 111h | CM1CON0 | 191h | PMADRL | 211h | _ | 291h | _ | 311h | _ | 391h | IOCAP | | 012h | PIR2 | 092h | PIE2 | 112h | CM1CON1 | 192h | PMADRH | 212h | _ | 292h | _ | 312h | _ | 392h | IOCAN | | 013h | PIR3 | 093h | PIE3 | 113h | _ | 193h | PMDATL | 213h | _ | 293h | _ | 313h | _ | 393h | IOCAF | | 014h | | 094h | | 114h | _ | 194h | PMDATH | 214h | _ | 294h | _ | 314h | _ | 394h | _ | | 015h | TMR0 | 095h | OPTION_REG | 115h | CMOUT | 195h | PMCON1 | 215h | _ | 295h | _ | 315h | _ | 395h | _ | | 016h | TMR1L | 096h | PCON | 116h | BORCON | 196h | PMCON2 | 216h | _ | 296h | _ | 316h | _ | 396h | _ | | 017h | TMR1H | 097h | WDTCON | 117h | FVRCON | 197h | VREGCON <sup>(1)</sup> | 217h | _ | 297h | _ | 317h | _ | 397h | _ | | 018h | T1CON | 098h | OSCTUNE | 118h | DAC1CON0 | 198h | _ | 218h | _ | 298h | _ | 318h | _ | 398h | _ | | 019h | T1GCON | 099h | OSCCON | 119h | DAC1CON1 | 199h | RCREG | 219h | _ | 299h | _ | 319h | _ | 399h | _ | | 01Ah | TMR2 | 09Ah | OSCSTAT | 11Ah | _ | 19Ah | TXREG | 21Ah | _ | 29Ah | _ | 31Ah | _ | 39Ah | _ | | 01Bh | PR2 | 09Bh | ADRESL | 11Bh | _ | 19Bh | SPBRG | 21Bh | _ | 29Bh | _ | 31Bh | _ | 39Bh | _ | | 01Ch | T2CON | 09Ch | ADRESH | 11Ch | _ | 19Ch | SPBRGH | 21Ch | _ | 29Ch | _ | 31Ch | _ | 39Ch | _ | | 01Dh | _ | 09Dh | ADCON0 | 11Dh | APFCON | 19Dh | RCSTA | 21Dh | _ | 29Dh | _ | 31Dh | _ | 39Dh | _ | | 01Eh | _ | 09Eh | ADCON1 | 11Eh | _ | 19Eh | TXSTA | 21Eh | _ | 29Eh | _ | 31Eh | _ | 39Eh | _ | | 01Fh | _ | 09Fh | ADCON2 | 11Fh | _ | 19Fh | BAUDCON | 21Fh | _ | 29Fh | _ | 31Fh | _ | 39Fh | _ | | 020h | | 0A0h | | 120h | | 1A0h | | 220h | | 2A0h | | 320h | | 3A0h | | | | General<br>Purpose<br>Register<br>80 Bytes | | General<br>Purpose<br>Register<br>80 Bytes | | General<br>Purpose<br>Register<br>80 Bytes | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | Unimplemented<br>Read as '0' | | 06Fh | | 0EFh | | 16Fh | | 1EFh | | 26Fh | | 2EFh | | 36Fh | | 3EFh | | | 070h | | 0F0h | | 170h | | 1F0h | | 270h | | 2F0h | | 370h | | 3F0h | | | | Common RAM | | Accesses<br>70h-7Fh 07Fh | | 0FFh | | 17Fh | | 1FFh | | 27Fh | | 2FFh | | 37Fh | | 3FFh | | Note 1: PIC12F1572 only. **TABLE 3-5: PIC12(L)F1571/2 MEMORY MAP, BANK 8-23** | | BANK 8 | | BANK 9 | | BANK 10 | | BANK 11 | | BANK 12 | | BANK 13 | | BANK 14 | | BANK 15 | |------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-------------------------------| | 400h | Core Registers | 480h | Core Registers | 500h | Core Registers | 580h | Core Registers | 600h | Core Registers | 680h | Core Registers | 700h | Core Registers | 780h | Core Registers | | 40Bh | (Table 3-2) | 48Bh | (Table 3-2) | 50Bh | (Table 3-2) | 58Bh | (Table 3-2) | 60Bh | (Table 3-2) | 68Bh | (Table 3-2) | 70Bh | (Table 3-2) | 78Bh | (Table 3-2) | | 40Ch | _ | 48Ch | _ | 50Ch | _ | 58Ch | _ | 60Ch | _ | 68Ch | _ | 70Ch | _ | 78Ch | _ | | 40Dh | _ | 48Dh | _ | 50Dh | _ | 58Dh | _ | 60Dh | _ | 68Dh | _ | 70Dh | _ | 78Dh | _ | | 40Eh | _ | 48Eh | _ | 50Eh | _ | 58Eh | _ | 60Eh | _ | 68Eh | _ | 70Eh | _ | 78Eh | _ | | 40Fh | _ | 48Fh | _ | 50Fh | _ | 58Fh | _ | 60Fh | _ | 68Fh | _ | 70Fh | _ | 78Fh | _ | | 410h | _ | 490h | _ | 510h | _ | 590h | _ | 610h | _ | 690h | _ | 710h | _ | 790h | _ | | 411h | _ | 491h | _ | 511h | _ | 591h | 1 | 611h | _ | 691h | CWG1DBR | 711h | _ | 791h | - | | 412h | _ | 492h | _ | 512h | _ | 592h | _ | 612h | _ | 692h | CWG1DBF | 712h | _ | 792h | _ | | 413h | _ | 493h | _ | 513h | _ | 593h | _ | 613h | _ | 693h | CWG1CON0 | 713h | _ | 793h | _ | | 414h | | 494h | | 514h | | 594h | | 614h | _ | 694h | CWG1CON1 | 714h | | 794h | _ | | 415h | | 495h | _ | 515h | | 595h | | 615h | _ | 695h | CWG1CON2 | 715h | | 795h | _ | | 416h | _ | 496h | _ | 516h | _ | 596h | _ | 616h | _ | 696h | _ | 716h | _ | 796h | _ | | 417h | | 497h | _ | 517h | | 597h | | 617h | _ | 697h | | 717h | | 797h | _ | | 418h | | 498h | _ | 518h | | 598h | | 618h | _ | 698h | | 718h | | 798h | _ | | 419h | | 499h | _ | 519h | | 599h | | 619h | _ | 699h | | 719h | | 799h | | | 41Ah | | 49Ah | _ | 51Ah | | 59Ah | | 61Ah | _ | 69Ah | | 71Ah | | 79Ah | | | 41Bh | | 49Bh | _ | 51Bh | | 59Bh | | 61Bh | _ | 69Bh | | 71Bh | | 79Bh | | | 41Ch | | 49Ch | _ | 51Ch | | 59Ch | | 61Ch | _ | 69Ch | | 71Ch | | 79Ch | | | 41Dh | _ | 49Dh | _ | 51Dh | _ | 59Dh | _ | 61Dh | _ | 69Dh | _ | 71Dh | _ | 79Dh | _ | | 41Eh | | 49Eh | _ | 51Eh | | 59Eh | | 61Eh | _ | 69Eh | | 71Eh | | 79Eh | | | 41Fh | | 49Fh | _ | 51Fh | | 59Fh | | 61Fh | _ | 69Fh | | 71Fh | | 79Fh | _ | | 420h | | 4A0h | | 520h | | 5A0h | | 620h | | 6A0h | | 720h | | 7A0h | | | | Unimplemented<br>Read as '0' 46Fh | | 4EFh | | 56Fh | | 5EFh | | 66Fh | | 6EFh | | 76Fh | | 7EFh | | | 470h | | 4F0h | | 570h | | 5F0h | | 670h | | 6F0h | | 770h | | 7F0h | | | | Accesses<br>70h-7Fh 47Fh | | 4FFh | | 57Fh | | 5FFh | | 67Fh | | 6FFh | | 77Fh | | 7FFh | | | | BANK 16 | | BANK 17 | | BANK 18 | | BANK 19 | | BANK 20 | | BANK 21 | | BANK 22 | | BANK 23 | | 800h | Core Registers<br>(Table 3-2) | 880h | Core Registers<br>(Table 3-2) | 900h | Core Registers<br>(Table 3-2) | 980h | Core Registers<br>(Table 3-2) | A00h | Core Registers<br>(Table 3-2) | A80h | Core Registers<br>(Table 3-2) | B00h | Core Registers<br>(Table 3-2) | B80h | Core Registers<br>(Table 3-2) | | 80Bh | , | 88Bh | | 90Bh | | 98Bh | | A0Bh | · | A8Bh | | B0Bh | | B8Bh | · | | | BANK 16 | | BANK 17 | | BANK 18 | | BANK 19 | | BANK 20 | | BANK 21 | | BANK 22 | | BANK 23 | |--------------|-------------------------------|--------------|-------------------------------|--------------|-------------------------------|--------------|-------------------------------|--------------|-------------------------------|--------------|-------------------------------|--------------|-------------------------------|--------------|-------------------------------| | 800h<br>80Bh | Core Registers<br>(Table 3-2) | 880h<br>88Bh | Core Registers<br>(Table 3-2) | 900h<br>90Bh | Core Registers<br>(Table 3-2) | 980h<br>98Bh | Core Registers<br>(Table 3-2) | A00h<br>A0Bh | Core Registers<br>(Table 3-2) | A80h<br>A8Bh | Core Registers<br>(Table 3-2) | B00h<br>B0Bh | Core Registers<br>(Table 3-2) | B80h<br>B8Bh | Core Registers<br>(Table 3-2) | | 80Ch | | 88Ch | | 90Ch | | 98Ch | | A0Ch | | A8Ch | | B0Ch | | B8Ch | | | | Unimplemented<br>Read as '0' 86Fh | | 8EFh | | 96Fh | | 9EFh | | A6Fh | | AEFh | | B6Fh | | BEFh | | | 870h | | 8F0h | | 970h | | 9F0h | | A70h | | AF0h | | B70h | | BF0h | | | | Accesses<br>70h-7Fh 87Fh | | 8FFh | | 97Fh | | 9FFh | | A7Fh | | AFFh | | B7Fh | | BFFh | | TABLE 3-6: PIC12(L)F1571/2 MEMORY MAP, BANK 24-31 | Cosh | | BANK 24 | | BANK 25 | | BANK 26 | | BANK 27 | | BANK 28 | | BANK 29 | | BANK 30 | | BANK 31 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------------------|------|---------------------|------|---------------------|------|---------------------|------|---------------------|------|---------------------|------|------------------------------------| | COBh | C00h | | C80h | | D00h | | D80h | | E00h | | E80h | | F00h | | F80h | Core Registers<br>(Table 3-2) | | CODh | C0Bh | , | C8Bh | , | D0Bh | , | D8Bh | , | E0Bh | ( | E8Bh | , | F0Bh | , | F8Bh | , | | COEh | C0Ch | _ | C8Ch | _ | D0Ch | _ | D8Ch | | E0Ch | _ | E8Ch | _ | F0Ch | _ | F8Ch | | | C0Fh | C0Dh | _ | C8Dh | _ | D0Dh | _ | | | E0Dh | _ | E8Dh | _ | F0Dh | _ | | | | C10h | C0Eh | | C8Eh | | D0Eh | _ | | | E0Eh | _ | E8Eh | | | _ | | | | C11h | C0Fh | _ | C8Fh | I | D0Fh | | | | E0Fh | - | E8Fh | 1 | F0Fh | _ | | | | C12h | C10h | _ | C90h | I | D10h | | | | E10h | - | E90h | 1 | F10h | _ | | | | C13h | | _ | | I | D11h | _ | | | | _ | E91h | | F11h | _ | | | | C14h | C12h | _ | C92h | I | D12h | | | | E12h | - | E92h | 1 | F12h | _ | | | | C15h | C13h | _ | C93h | I | D13h | | | | E13h | - | E93h | 1 | F13h | _ | | | | C16h | C14h | | C94h | | D14h | _ | | | E14h | _ | E94h | | F14h | _ | | | | C17h — C97h — D17h — D18h — D18h — D18h — D18h — D19h D1 | C15h | _ | C95h | I | D15h | | | | E15h | - | E95h | 1 | F15h | _ | | | | C18h | C16h | - | C96h | _ | D16h | _ | | | E16h | _ | E96h | _ | F16h | _ | | | | C16h | C17h | | C97h | | D17h | _ | | 0 711 076 | E17h | _ | E97h | | F17h | _ | | | | C19h — C99h — D19h — D18h E18h — E98h — F18h — E18h — E98h — F18h — D18h — D18h — E18h — E99h — F18h E18h — E99h — F18h — E18h — E18h — E99h — F18h — E18h E1 | C18h | _ | C98h | I | D18h | | | | | - | E98h | 1 | F18h | _ | | See Table 3-7 for Register Mapping | | C1Bh — C9Bh — D1Bh — E1Bh — E9Bh — F1Bh — C1Ch — C9Ch — D1Ch — E1Ch — E9Ch — F1Ch — C1Dh — C9Dh — D1Dh — E1Dh — E9Dh — F1Dh — C1Eh — C9Eh — D1Fh — E1Eh — E9Ph — F1Eh — C1Fh — C9Fh — D1Fh — E1Fh — E9Fh — F1Eh — C20h C3h C3h< | C19h | _ | C99h | I | D19h | | | | E19h | - | E99h | 1 | F19h | _ | | Details | | C1Ch — C9Ch — D1Ch — D1Ch — C1Dh — C9Dh — D1Dh — D1Dh — E1Dh — E9Dh — F1Dh — F1Dh — C1Eh — C9Fh — D1Fh — D1Fh — E1Fh — E9Fh — F1Fh — E9Fh — F1Fh — E20h — E20h — E20h — F20h F2 | | _ | | I | | _ | | | | _ | | | | _ | | | | C1Dh — C9Dh — D1Dh — D1Dh — D1Eh — E1Dh — E9Dh — F1Dh — F1Eh — E9Fh — F1Eh F1 | C1Bh | _ | C9Bh | I | D1Bh | | | | E1Bh | - | E9Bh | 1 | F1Bh | _ | | | | C1Eh — C9Eh — D1Eh — E1Eh — E9Eh — F1Eh — C1Fh — C9Fh — D1Fh — E1Fh — E9Fh — F1Eh — C20h CA0h Unimplemented Read as '0' Unimplemented Read as '0' Unimplemented Read as '0' Unimplemented Read as '0' Unimplemented Read as '0' Unimplemented Read as '0' E6Fh E6Fh E6Fh E6Fh F6Fh F6Fh FEFh FF0h FF0h Accesses Acces | C1Ch | _ | | I | D1Ch | | | | E1Ch | - | E9Ch | 1 | | _ | | | | C1Fh — C9Fh — D1Fh — D20h Unimplemented Read as '0' Unimplemented Read as '0' D6Fh D6Fh D70h Accesses | C1Dh | _ | | I | | _ | | | | _ | - | | | _ | | | | C20h Unimplemented Read as '0' Unimplemented Read as '0' Unimplemented Read as '0' DEFh DEFh E6Fh Accesses Acce | C1Eh | _ | C9Eh | I | D1Eh | | | | E1Eh | - | E9Eh | 1 | F1Eh | _ | | | | Unimplemented Read as '0' EEFh F6Fh F6Fh FEFh F70h Accesses Accesse | C1Fh | _ | C9Fh | I | D1Fh | | | | E1Fh | - | E9Fh | 1 | F1Fh | _ | | | | Read as '0' a | C20h | | CA0h | | D20h | | | | E20h | | EA0h | | F20h | | | | | C70h Accesses Accesses D70h Accesses | | | | | | | | | | | | | | | | | | C70h Accesses Accesses D70h Accesses Ac | CSEh | | CEEh | | DSEL | | DEE | | ESEN | | EEEh | | ESEL | | FEEh | | | Accesses | | | | | | | | | - | | | | - | | | | | CFFh CFFh D7Fh DFFh E7Fh EFFh F7Fh FFFh | | Accesses<br>70h-7Fh TABLE 3-7: PIC12(L)F1571/2 MEMORY MAP, BANK 27 TABLE 3-8: PIC12(L)F1571/2 MEMORY MAP, BANK 31 ## 3.3.6 CORE FUNCTION REGISTERS SUMMARY The Core Function registers listed in Table 3-9 can be addressed from any bank. TABLE 3-9: CORE FUNCTION REGISTERS SUMMARY | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on All<br>Other Resets | |-----------------|--------|--------------|---------------------------------|---------------|------------------|-------------|---------------|--------|-------|----------------------|------------------------------| | Bank | 0-31 | | | | | | | | | | | | x00h or<br>x80h | INDF0 | | this location<br>ical register) | uses conte | nts of FSR0H | /FSR0L to a | ddress data ı | memory | | xxxx xxxx | uuuu uuuu | | x01h or<br>x81h | INDF1 | | this location<br>ical register) | | nts of FSR1H | /FSR1L to a | ddress data ı | memory | | xxxx xxxx | uuuu uuuu | | x02h or<br>x82h | PCL | Program Co | ounter (PC) | Least Signifi | cant Byte | | | | | 0000 0000 | 0000 0000 | | x03h or<br>x83h | STATUS | _ | ı | ı | TO | PD | Z | DC | С | 1 1000 | q quuu | | x04h or<br>x84h | FSR0L | Indirect Dat | ta Memory A | ddress 0 Lo | w Pointer | | | | | 0000 0000 | uuuu uuuu | | x05h or<br>x85h | FSR0H | Indirect Dat | ta Memory A | ddress 0 Hiç | gh Pointer | | | | | 0000 0000 | 0000 0000 | | x06h or<br>x86h | FSR1L | Indirect Dat | ta Memory A | ddress 1 Lo | w Pointer | | | | | 0000 0000 | uuuu uuuu | | x07h or<br>x87h | FSR1H | Indirect Dat | ta Memory A | ddress 1 Hiç | gh Pointer | | | | | 0000 0000 | 0000 0000 | | x08h or<br>x88h | BSR | _ | _ | _ | | | BSR<4:0> | | | 0 0000 | 0 0000 | | x09h or<br>x89h | WREG | Working Re | egister | | | | | | | 0000 0000 | uuuu uuuu | | x0Ah or<br>x8Ah | PCLATH | _ | Write Buffer | for the Upp | er 7 bits of the | e Program C | ounter | | | -000 0000 | -000 0000 | | x0Bh or<br>x8Bh | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 0000 0000 | 0000 0000 | **Legend:** x = unknown; u = unchanged; q = value depends on condition; — = unimplemented, read as '0'; r = reserved. Shaded locations are unimplemented, read as '0'. TABLE 3-10: SPECIAL FUNCTION REGISTER SUMMARY | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets | |------|------------|--------------|----------------|---------------------|---------------------|----------------|---------|----------------|--------|----------------------|---------------------------------| | Bank | 0 | | | | | | | | | | | | 00Ch | PORTA | _ | _ | | | F | RA<5:0> | | | xx xxxx | xx xxxx | | 00Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | 00Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 00Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | 010h | _ | Unimpleme | nted | | | | | | | _ | _ | | 011h | PIR1 | TMR1GIF | ADIF | RCIF <sup>(2)</sup> | TXIF <sup>(2)</sup> | _ | _ | TMR2IF | TMR1IF | 000000 | 000000 | | 012h | PIR2 | _ | _ | C1IF | _ | _ | _ | _ | _ | 0 | 0 | | 013h | PIR3 | _ | PWM3IF | PWM2IF | PWM1IF | _ | _ | _ | _ | -000 | -000 | | 014h | _ | Unimplemen | nted | | | | | | | _ | _ | | 015h | TMR0 | Holding Reg | gister for the | 8-Bit Timer0 ( | Count | | | | | xxxx xxxx | uuuu uuuu | | 016h | TMR1L | Holding Reg | gister for the | Least Signific | ant Byte of the | e 16-Bit TMR | 1 Count | | | xxxx xxxx | uuuu uuuu | | 017h | TMR1H | Holding Reg | gister for the | Most Significa | ant Byte of the | 16-Bit TMR1 | Count | | | xxxx xxxx | uuuu uuuu | | 018h | T1CON | TMR1C | CS<1:0> | T1CKF | PS<1:0> | _ | T1SYNC | _ | TMR10N | 0000 -0-0 | uuuu -u-u | | 019h | T1GCON | TMR1GE | T1GPOL | T1GTM | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GSS | S<1:0> | 0000 0x00 | uuuu uxuu | | 01Ah | TMR2 | Timer2 Mod | ule Register | | | | | | | 0000 0000 | 0000 0000 | | 01Bh | PR2 | Timer2 Perio | od Register | | | | | | | 1111 1111 | 1111 1111 | | 01Ch | T2CON | _ | | T2OUT | PS<3:0> | | TMR2ON | T2CKP | S<1:0> | -000 0000 | -000 0000 | | 01Dh | _ | Unimplemen | nted | | | | | | | _ | _ | | 01Eh | _ | Unimplemen | nted | | | | | | | _ | _ | | 01Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Bank | 1 | | | | | | | | | | | | 08Ch | TRISA | _ | ı | TRISA | A<5:4> | (2) | | TRISA<2:0> | | 11 1111 | 11 1111 | | 08Dh | _ | Unimplemen | nted | | | | | | | _ | _ | | 08Eh | _ | Unimplemen | nted | | | | | | | _ | _ | | 08Fh | _ | Unimplemen | nted | | | | | | | _ | _ | | 090h | _ | Unimplemen | nted | | | | | | | _ | _ | | 091h | PIE1 | TMR1GIE | ADIE | RCIE <sup>(2)</sup> | TXIE <sup>(2)</sup> | _ | ı | TMR2IE | TMR1IE | 000000 | 000000 | | 092h | PIE2 | _ | ı | C1IE | _ | _ | ı | _ | 1 | 0 | 0 | | 093h | PIE3 | _ | PWM3IE | PWM2IE | PWM1IE | _ | _ | _ | _ | -000 | -000 | | 094h | _ | Unimplemen | nted | | | | | | | _ | _ | | 095h | OPTION_REG | WPUEN | INTEDG | TMR0CS | TMR0SE | PSA | | PS<2:0> | | 1111 1111 | 1111 1111 | | 096h | PCON | STKOVF | STKUNF | _ | RWDT | RMCLR | RI | POR | BOR | 00-1 11qq | qq-q qquu | | 097h | WDTCON | _ | _ | | • | WDTPS<4 | :0> | • | SWDTEN | 01 0110 | 01 0110 | | 098h | OSCTUNE | _ | _ | | | Т | UN<5:0> | | | 00 0000 | 00 0000 | | 099h | OSCCON | SPLLEN | | IRCF | <del>-</del> <3:0> | | _ | SCS | <1:0> | 0011 1-00 | 0011 1-00 | | 09Ah | OSCSTAT | _ | PLLR | OSTS | HFIOFR | HFIOFL | MFIOFR | LFIOFR | HFIOFS | -0q0 0q00 | -qqq qqqq | | 09Bh | ADRESL | ADC Result | Register Lov | N | | | | • | | xxxx xxxx | uuuu uuuu | | 09Ch | ADRESH | ADC Result | Register Hig | jh | | | | | | xxxx xxxx | uuuu uuuu | | 09Dh | ADCON0 | _ | | | CHS<4:0> | | | GO/DONE | ADON | -000 0000 | -000 0000 | | 09Eh | ADCON1 | ADFM | | ADCS<2:0> | , | _ | _ | ADPRE | F<1:0> | 000000 | 000000 | | 09Fh | ADCON2 | | TRIGS | EL<3:0> | | _ | _ | _ | _ | 0000 | 0000 | | | l | | | | | | | ed Shaded loca | | | | $\textbf{Legend:} \quad x = \text{unknown}; \ u = \text{unchanged}; \ q = \text{value depends on condition}; \\ \textbf{\_} = \text{unimplemented}; \ r = \text{reserved}. \ Shaded \ locations \ are \ unimplemented}, \ read \ as \ \text{`0'}.$ **Note 1:** PIC12F1571/2 only. 2: PIC12(L)F1572 only. SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) **TABLE 3-10:** | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Value on<br>All Other<br>Resets | |--------------|------------------------|---------------|---------------|-----------------|---------------|----------------|-----------------|--------------|--------------|-------------------|---------------------------------| | Bank | 2 | | | l. | l. | | | | l. | | | | 10Ch | LATA | _ | _ | LATA | <5:4> | _ | | LATA<2:0> | | xx -xxx | uu -uuu | | 10Dh | _ | Unimplemen | nted | l | | | | | | _ | _ | | 10Eh | _ | Unimpleme | nted | | | | | | | _ | _ | | 10Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | 110h | _ | Unimpleme | nted | | | | | | | _ | _ | | 111h | CM1CON0 | C1ON | C1OUT | C10E | C1POL | _ | C1SP | C1HYS | C1SYNC | 0000 -100 | 0000 -100 | | 112h | CM1CON1 | C1INTP | C1INTN | C1PCI | H<1:0> | _ | | C1NCH<2:0> | | 0000 -000 | 0000 -000 | | 113h | _ | Unimplemen | nted | | | | | | | _ | _ | | 114h | _ | Unimpleme | nted | | | | | | | _ | _ | | 115h | CMOUT | _ | _ | _ | _ | _ | _ | _ | MC10UT | 0 | 0 | | 116h | BORCON | SBOREN | BORFS | _ | _ | _ | _ | _ | BORRDY | 10q | uuu | | 117h | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | CDAF | VR<1:0> | ADFVI | R<1:0> | 0q00 0000 | 0q00 0000 | | 118h | DAC1CON0 | DACEN | _ | DACOE | _ | | SS<1:0> | _ | _ | 0-0- 00 | 0-0- 00 | | 119h | DAC1CON1 | _ | _ | _ | | | DACR<4:0 | > | | 0 0000 | <u> </u> | | 11Ah | | | | | | | | | | | | | to | _ | Unimplemen | nted | | | | | | | _ | _ | | 11Ch | ADECON | DVDTCEL | CWGASEL | CWCDCL | | TACCEL | TYCKCEL | Dacei | DACEL | 000 0000 | 000 0000 | | 11Dh | APFCON | RXDTSEL | | CWGBSEL | _ | T1GSEL | TXCKSEL | P2SEL | P1SEL | 000- 0000 | 000- 0000 | | 11Eh | _ | Unimpleme | | | | | | | | | | | 11Fh | | Unimpleme | nted | | | | | | | | | | Bank | 1 | | | | | 1 | | | | | | | 18Ch | ANSELA | | | _ | ANSA4 | _ | | ANSA<2:0> | | 1 -111 | 1 -111 | | 18Dh | _ | Unimpleme | | | | | | | | | | | 18Eh | _ | Unimpleme | | | | | | | | | | | 18Fh | _ | Unimplemen | | | | | | | | | | | 190h | _ | Unimplemen | | | | | | | | | _ | | 191h | PMADRL | ŭ | | | ster Low Byte | | | | | 0000 0000 | | | 192h | PMADRH | (3) | | | ddress Regis | <u>`</u> | | | | 1000 0000 | 1000 0000 | | 193h | PMDATL | Flash Progra | am Memory | | egister Low B | • | | | | XXXX XXXX | uuuu uuuu | | 194h | PMDATH | (3) | _ | | | | ister High Byte | 1 | | xx xxxx | uu uuuu | | 195h | PMCON1 | | CFGS | LWLO | FREE | WRERR | WREN | WR | RD | | - | | 196h | PMCON2 | Flash Progr | am Memory | Control Regis | ter 2 | | | 1 | _ | 0000 0000 | | | 197h | VREGCON <sup>(1)</sup> | _ | _ | _ | _ | _ | _ | VREGPM | Reserved | 01 | 01 | | 198h | _ | Unimplemen | | | | | | | | _ | _ | | 199h | RCREG | | ceive Data Re | | | | | | | | 0000 0000 | | 19Ah | TXREG | | nsmit Data R | | | | | | | | 0000 0000 | | 19Bh | SPBRGL | Baud Rate ( | Generator Da | ata Register L | ow | | | | | 0000 0000 | 0000 0000 | | | | I D I D - 4 4 | Concretor De | ata Register H | liah | | | | | 0000 0000 | 0000 0000 | | 19Ch | SPBRGH | Baud Rate ( | Serierator Da | ita rregister i | 1911 | 1 | | | | 0000 0000 | | | 19Ch<br>19Dh | SPBRGH<br>RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 0000 000x | <u> </u> | | | | | | | | ADDEN<br>SENDB | FERR<br>BRGH | OERR<br>TRMT | RX9D<br>TX9D | 0000 000x | 0000 000x | Legend: x = unknown; u = unchanged; q = value depends on condition; — = unimplemented; r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: PIC12F1571/2 only. 2: PIC12(L)F1572 only. #### SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) **TABLE 3-10:** | | | | | | i – | 1 | (50.1 | i | i | 1 | i | |--------------------|---------|------------|-------|-------|--------|-------|-----------|-----------|-------|----------------------|---------------------------------| | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets | | Bank | 4 | | | | | | | | | | | | 20Ch | WPUA | _ | - | | | W | PUA<5:0> | | | 11 1111 | 11 1111 | | 20Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | 20Eh<br>to<br>21Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Bank | 5 | | | | | | | | | | | | 28Ch | ODCONA | _ | _ | ODA | <5:4> | _ | | ODA<2:0> | | 11 -111 | 11 -111 | | 28Dh<br>to<br>29Fh | _ | Unimplemen | nted | | _ | _ | | | | | | | Bank | 6 | | | | | | | | | | | | 30Ch | SLRCONA | _ | _ | SLRA | ·<5:4> | _ | | SLRA<2:0> | | 11 -111 | 11 -111 | | 30Dh<br>to<br>31Fh | _ | Unimplemer | nted | | _ | _ | | | | | | | Bank | 7 | | | | | | | | | | | | 38Ch | INLVLA | _ | _ | | | INL | _VLA<5:0> | | | 11 1111 | 11 1111 | | 38Dh<br>to<br>390h | _ | Unimplemer | nted | | | | | | | _ | _ | | 391h | IOCAP | _ | _ | | | Ю | CAP<5:0> | | | 00 0000 | 00 0000 | | 392h | IOCAN | _ | _ | | | Ю | CAN<5:0> | | | 00 0000 | 00 0000 | | 393h | IOCAF | _ | _ | | | IO | CAF<5:0> | | | 00 0000 | 00 0000 | | 394h<br>to<br>39Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Bank | 8 | | | | | | | | | | | | 40Ch<br>to<br>41Fh | _ | Unimplemer | nted | | | | | | | _ | _ | | Bank | 9 | | | | | | | | | | | | 48Ch<br>to<br>49Fh | - | Unimpleme | nted | | | | | | | - | _ | **Legend:** x = unknown; u = unchanged; q = value depends on condition; — = unimplemented; r = reserved. Shaded locations are unimplemented, read as '0'. **Note 1:** PIC12F1571/2 only. 2: PIC12(L)F1572 only. ## TABLE 3-10: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | | | 1 | | | ı | | (0011 | , | | | | |-------------------------------------|----------|-----------|---------|-------|---------|--------|------------|-----------|-------|----------------------|---------------------------------| | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets | | Bank | 10 | | | | | | | | | | | | 50Ch<br>to<br>51Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Bank | 11 | | | | | | | | | | | | 58Ch<br>to<br>59Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Bank | 12 | | | | | | | | | | | | 60Ch<br>to<br>61Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Bank | 13 | | | | | | | | | | | | 68Ch<br>to<br>690h | - | Unimpleme | nted | | | | | | | _ | | | 691h | CWG1DBR | _ | _ | | | CWG | S1DBR<5:0> | | | 00 0000 | 00 0000 | | 692h | CWG1DBF | _ | _ | | | CWC | G1DBF<5:0> | | | xx xxxx | xx xxxx | | 693h | CWG1CON0 | G1EN | G10EB | G10EA | G1POLB | G1POLA | _ | _ | G1CS0 | 0000 00 | 0000 00 | | 694h | CWG1CON1 | G1ASD | LB<1:0> | G1ASD | LA<1:0> | _ | | G1IS<2:0> | T | 0000 -000 | 0000 -000 | | 695h | CWG1CON2 | G1ASE | G1ARSEN | _ | _ | _ | G1ASDSC1 | G1ASDSFLT | _ | 0000- | 0000- | | 696h<br>to<br>69Fh | _ | Unimpleme | nted | | | | | | | _ | _ | | Banks | 14-26 | | | | | | | | | | | | x0Ch/<br>x8Ch<br>—<br>x1Fh/<br>x9Fh | - | Unimpleme | nted | | | | | | | _ | | Legend: x = unknown; u = unchanged; q = value depends on condition; — = unimplemented; r = reserved. Shaded locations are unimplemented, read as '0'. **Note 1:** PIC12F1571/2 only. - 2: PIC12(L)F1572 only. - 3: Unimplemented, read as '1'. TABLE 3-10: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets | |------|------------|-----------|---------|------------|---------|----------|-----------|-----------|-----------|----------------------|---------------------------------| | Bank | 27 | | | | | | | | | | | | D8Ch | _ | Unimpleme | nted | | | | | | | _ | _ | | D8Dh | _ | Unimpleme | nted | | | | | | | _ | _ | | D8Eh | PWMEN | _ | _ | _ | _ | _ | PWM3EN_A | PWM2EN_A | PWM1EN_A | 000 | 000 | | D8Fh | PWMLD | _ | _ | _ | _ | _ | PWM3LDA_A | PWM2LDA_A | PWM1LDA_A | 000 | 000 | | D90h | PWMOUT | _ | _ | _ | _ | _ | PWM3OUT_A | PWM2OUT_A | PWM1OUT_A | 000 | 000 | | D91h | PWM1PHL | | | | | PH<7:0> | | | | xxxx xxxx | uuuu uuuu | | D92h | PWM1PHH | | | | F | PH<15:8> | | | | xxxx xxxx | uuuu uuuu | | D93h | PWM1DCL | | | | | DC<7:0> | | | | xxxx xxxx | uuuu uuuu | | D94h | PWM1DCH | | | | [ | OC<15:8> | | | | xxxx xxxx | uuuu uuuu | | D95h | PWM1PRL | | | | | PR<7:0> | | | | xxxx xxxx | uuuu uuuu | | D96h | PWM1PRH | | | | F | PR<15:8> | | | | xxxx xxxx | uuuu uuuu | | D97h | PWM10FL | | | | | OF<7:0> | | | | xxxx xxxx | uuuu uuuu | | D98h | PWM10FH | | | | ( | DF<15:8> | | | | xxxx xxxx | uuuu uuuu | | D99h | PWM1TMRL | | | | T | MR<7:0> | | | | xxxx xxxx | uuuu uuuu | | D9Ah | PWM1TMRH | | | | Т | MR<15:8> | | | | xxxx xxxx | uuuu uuuu | | D9Bh | PWM1CON | PWM1EN | PWM10E | PWM1OUT | PWM1POL | PWM1M | IODE<1:0> | _ | _ | 0000 00 | 0000 00 | | D9Ch | PWM1INTE | _ | _ | _ | _ | PWM10FIE | PWM1PHIE | PWM1DCIE | PWM1PRIE | 000 | 000 | | D9Dh | PWM1INTF | _ | _ | _ | _ | PWM10FIF | PWM1PHIF | PWM1DCIF | PWM1PRIF | 000 | 000 | | D9Eh | PWM1CLKCON | _ | F | PWM1PS<2:0 | )> | _ | _ | PWM10 | S<1:0> | -000 -000 | -00000 | | D9Fh | PWM1LDCON | PWM1LDA | PWM1LDT | _ | _ | _ | - | PWM1L | DS<1:0> | 00000 | 0000 | | DA0h | PWM10FCON | _ | PWM10 | FM<1:0> | PWM10F0 | _ | _ | PWM10 | FS<1:0> | -000 -000 | -00000 | | DA1h | PWM2PHL | | | | | PH<7:0> | | | | xxxx xxxx | uuuu uuuu | | DA2h | PWM2PHH | | | | F | PH<15:8> | | | | xxxx xxxx | uuuu uuuu | | DA3h | PWM2DCL | | | | | DC<7:0> | | | | xxxx xxxx | uuuu uuuu | | DA4h | PWM2DCH | | | | [ | OC<15:8> | | | | xxxx xxxx | uuuu uuuu | | DA5h | PWM2PRL | | | | | PR<7:0> | | | | xxxx xxxx | uuuu uuuu | | DA6h | PWM2PRH | | | | F | PR<15:8> | | | | xxxx xxxx | uuuu uuuu | | DA7h | PWM2OFL | | | | | OF<7:0> | | | | xxxx xxxx | uuuu uuuu | | DA8h | PWM2OFH | | | | ( | DF<15:8> | | | | xxxx xxxx | uuuu uuuu | | DA9h | PWM2TMRL | | | | 7 | MR<7:0> | | | | xxxx xxxx | uuuu uuuu | | DAAh | PWM2TMRH | | | | Т | MR<15:8> | | | | xxxx xxxx | uuuu uuuu | | DABh | PWM2CON | PWM2EN | PWM2OE | PWM2OUT | PWM2POL | PWM2N | IODE<1:0> | _ | _ | 0000 00 | 0000 00 | | DACh | PWM2INTE | _ | _ | _ | _ | PWM2OFIE | PWM2PHIE | PWM2DCIE | PWM2PRIE | 000 | 000 | | DADh | PWM2INTF | _ | _ | _ | _ | PWM2OFIF | PWM2PHIF | PWM2DCIF | PWM2PRIF | 000 | 000 | | DAEh | PWM2CLKCON | _ | F | PWM2PS<2:0 | )> | _ | _ | PWM20 | CS<1:0> | -000 -000 | -00000 | | DAFh | PWM2LDCON | PWM2LDA | PWM2LDT | _ | _ | _ | _ | PWM2L | DS<1:0> | 00000 | 0000 | **Legend:** x = unknown; u = unchanged; q = value depends on condition; — = unimplemented; <math>r = value depends. Shaded locations are unimplemented, read as '0'. Note 1: PIC12F1571/2 only. <sup>2:</sup> PIC12(L)F1572 only. #### SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) **TABLE 3-10:** | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets | |--------------------|----------------|-----------|---------|------------|---------|----------|----------|----------|----------|----------------------|---------------------------------| | Bank | 27 (Continued) | | | | | | | | | | | | DB0h | PWM2OFCON | _ | PWM2O | FM<1:0> | PWM2OFO | _ | _ | PWM2O | FS<1:0> | -000 -000 | -00000 | | DB1h | PWM3PHL | | | | | PH<7:0> | | | | xxxx xxxx | uuuu uuuu | | DB2h | PWM3PHH | | | | F | PH<15:8> | | | | xxxx xxxx | uuuu uuuu | | DB3h | PWM3DCL | | | | | DC<7:0> | | | | xxxx xxxx | uuuu uuuu | | DB4h | PWM3DCH | | | | [ | OC<15:8> | | | | xxxx xxxx | uuuu uuuu | | DB5h | PWM3PRL | | | | | PR<7:0> | | | | xxxx xxxx | uuuu uuuu | | DB6h | PWM3PRH | | | | F | PR<15:8> | | | | xxxx xxxx | uuuu uuuu | | DB7h | PWM3OFL | | | | | OF<7:0> | | | | xxxx xxxx | uuuu uuuu | | DA8h | PWM3OFH | | | | ( | OF<15:8> | | | | xxxx xxxx | uuuu uuuu | | DA9h | PWM3TMRL | | | | T | MR<7:0> | | | | xxxx xxxx | uuuu uuuu | | DBAh | PWM3TMRH | | | | Т | MR<15:8> | | | | xxxx xxxx | uuuu uuuu | | DBBh | PWM3CON | PWM3EN | PWM3OE | PWM3OUT | PWM3POL | PWM3M | ODE<1:0> | _ | _ | 0000 00 | 0000 00 | | DBCh | PWM3INTE | _ | _ | _ | _ | PWM3OFIE | PWM3PHIE | PWM3DCIE | PWM3PRIE | 000 | 000 | | DBDh | PWM3INTF | I | ı | _ | I | PWM30FIF | PWM3PHIF | PWM3DCIF | PWM3PRIF | 000 | 000 | | DBEh | PWM3CLKCON | _ | F | PWM3PS<2:0 | > | _ | _ | PWM30 | CS<1:0> | -000 -000 | -00000 | | DBFh | PWM3LDCON | PWM3LDA | PWM3LDT | _ | - | _ | _ | PWM3L | DS<1:0> | 00000 | 0000 | | DC0h | PWM3OFCON | _ | PWM3O | FM<1:0> | PWM3OFO | _ | _ | PWM3O | FS<1:0> | -000 -000 | -00000 | | Bank | 28-30 | | | | | | | | | | | | 58Ch<br>to<br>59Fh | _ | Unimpleme | nted | | | | | | | _ | _ | **Legend:** x = unknown; u = unchanged; q = value depends on condition; — = unimplemented; r = reserved. Shaded locations are unimplemented, read as '0'. Note 1: PIC12F1571/2 only. 2: PIC12(L)F1572 only. TABLE 3-10: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) | Addr | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>All Other<br>Resets | |-------------------|-----------------|--------------|--------------|----------------|---------------|--------------|--------|---------|--------|----------------------|---------------------------------| | Bank | 31 | | | | | | | | | | | | F8Ch<br>—<br>FE3h | ı | Unimpleme | nted | | | | | | | _ | | | FE4h | STATUS_<br>SHAD | _ | _ | ı | _ | - | Z_SHAD | DC_SHAD | C_SHAD | xxx | uuu | | FE5h | WREG_<br>SHAD | Working Re | gister Shado | w | | | | | | xxxx xxxx | uuuu uuuu | | FE6h | BSR_<br>SHAD | _ | _ | _ | Bank Select | Register Sha | dow | | | x xxxx | u uuuu | | FE7h | PCLATH_<br>SHAD | _ | Program Co | ounter Latch F | ligh Register | Shadow | | | | -xxx xxxx | uuuu uuuu | | FE8h | FSR0L_<br>SHAD | Indirect Dat | a Memory Ad | Idress 0 Low | Pointer Shado | ow | | | | xxxx xxxx | uuuu uuuu | | FE9h | FSR0H_<br>SHAD | Indirect Dat | a Memory Ac | ldress 0 High | Pointer Shad | ow | | | | xxxx xxxx | uuuu uuuu | | FEAh | FSR1L_<br>SHAD | Indirect Dat | a Memory Ad | Idress 1 Low | Pointer Shado | ow | | | | xxxx xxxx | uuuu uuuu | | FEBh | FSR1H_<br>SHAD | Indirect Dat | a Memory Ac | ldress 1 High | Pointer Shad | ow | | | | xxxx xxxx | uuuu uuuu | | FECh | _ | Unimpleme | nted | | | | | | | _ | _ | | FEDh | STKPTR | _ | _ | _ | Current Stac | k Pointer | | | | 1 1111 | 1 1111 | | FEEh | TOSL | Top-of-Stac | k Low Byte | | | | | | | xxxx xxxx | uuuu uuuu | | FEFh | TOSH | _ | Top-of-Stack | k High Byte | | | | | | -xxx xxxx | -uuu uuuu | $\textbf{Legend:} \quad \textbf{x} = \textbf{unknown}; \ \textbf{u} = \textbf{unchanged}; \ \textbf{q} = \textbf{value} \ \textbf{depends} \ \textbf{on} \ \textbf{condition}; \\ \textbf{\dots} = \textbf{unimplemented}; \ \textbf{r} = \textbf{reserved}. \ \textbf{Shaded locations} \ \textbf{are} \ \textbf{unimplemented}, \ \textbf{read} \ \textbf{as} \ \textbf{`0'}.$ Note 1: PIC12F1571/2 only. 2: PIC12(L)F1572 only. ### 3.4 PCL and PCLATH The Program Counter (PC) is 15 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<14:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 3-4 shows the five situations for the loading of the PC. FIGURE 3-4: LOADING OF PC IN DIFFERENT SITUATIONS ## 3.4.1 MODIFYING PCL Executing any instruction with the PCL register as the destination simultaneously causes the Program Counter PC<14:8> bits (PCH) to be replaced by the contents of the PCLATH register. This allows the entire contents of the Program Counter to be changed by writing the desired upper seven bits to the PCLATH register. When the lower eight bits are written to the PCL register, all 15 bits of the Program Counter will change to the values contained in the PCLATH register and those being written to the PCL register. #### 3.4.2 COMPUTED GOTO A computed GOTO is accomplished by adding an offset to the Program Counter (ADDWF PCL). When performing a table read using a computed GOTO method, care must be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to Application Note AN556, "Implementing a Table Read" (DS00556). #### 3.4.3 COMPUTED FUNCTION CALLS A computed function CALL allows programs to maintain tables of functions and provides another way to execute state machines or Look-up Tables. When performing a table read using a computed function CALL, care must be exercised if the table location crosses a PCL memory boundary (each 256-byte block). If using the CALL instruction, the PCH<2:0> and PCL registers are loaded with the operand of the CALL instruction. PCH<6:3> is loaded with PCLATH<6:3>. The CALLW instruction enables computed CALLs by combining PCLATH and W to form the destination address. A computed CALLW is accomplished by loading the W register with the desired address and executing CALLW. The PCL register is loaded with the value of W and PCH is loaded with PCLATH. #### 3.4.4 BRANCHING The branching instructions add an offset to the PC. This allows relocatable code and code that crosses page boundaries. There are two forms of branching, BRW and BRA. The PC will have incremented to fetch the next instruction in both cases. When using either branching instruction, a PCL memory boundary may be crossed. If using BRW, load the W register with the desired unsigned address and execute BRW. The entire PC will be loaded with the address, PC + 1 + W. If using BRA, the entire PC will be loaded with PC + 1 +, the signed value of the operand of the BRA instruction. #### 3.5 Stack All devices have a 16-level x 15-bit wide hardware stack (refer to Figures 3-5 through 3-8). The stack space is not part of either program or data space. The PC is PUSHed onto the stack when CALL or CALLW instructions are executed, or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation. The stack operates as a circular buffer if the STVREN bit is programmed to '0' (Configuration Words). This means that after the stack has been PUSHed sixteen times, the seventeenth PUSH overwrites the value that was stored from the first PUSH. The eighteenth PUSH overwrites the second PUSH (and so on). The STKOVF and STKUNF flag bits will be set on an overflow/underflow, regardless of whether the Reset is enabled. Note 1: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, CALLW, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address. #### 3.5.1 ACCESSING THE STACK The stack is available through the TOSH, TOSL and STKPTR registers. STKPTR is the current value of the Stack Pointer. The TOSH:TOSL register pair points to the top of the stack. Both registers are read/writable. TOS is split into TOSH and TOSL due to the 15-bit size of the PC. To access the stack, adjust the value of STKPTR, which will position TOSH:TOSL, then read/write to TOSH:TOSL. The STKPTR is 5 bits to allow detection of overflow and underflow. **Note:** Care must be taken when modifying the STKPTR while interrupts are enabled. During normal program operation, CALL, CALLW and interrupts will increment STKPTR while RETLW, RETURN and RETFIE will decrement STKPTR. At any time, the STKPTR can be inspected to see how much stack is left. The STKPTR always points at the currently used place on the stack. Therefore, a CALL or CALLW will increment the STKPTR and then write the PC, and a return will unload the PC and then decrement the STKPTR. Reference Figure 3-5 through Figure 3-8 for examples of accessing the stack. FIGURE 3-5: ACCESSING THE STACK EXAMPLE 1 FIGURE 3-6: **ACCESSING THE STACK EXAMPLE 2** #### FIGURE 3-7: **ACCESSING THE STACK EXAMPLE 3** ### 3.5.2 OVERFLOW/UNDERFLOW RESET If the STVREN bit in the Configuration Words is programmed to '1', the device will be reset if the stack is PUSHed beyond the sixteenth level or POPed beyond the first level, setting the appropriate bits (STKOVF or STKUNF, respectively) in the PCON register. ## 3.6 Indirect Addressing The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the File Select Registers (FSR). If the FSRn address specifies one of the two INDFn registers, the read will return '0' and the write will not occur (though Status bits may be affected). The FSRn register value is created by the pair, FSRnH and FSRnL. The FSR registers form a 16-bit address that allows an addressing space with 65536 locations. These locations are divided into three memory regions: - · Traditional Data Memory - Linear Data Memory - Program Flash Memory FIGURE 3-9: **INDIRECT ADDRESSING** 0x0000 0x0000 Traditional **Data Memory** 0x0FFF 0x0FFF 0x1000 Reserved 0x1FFF 0x2000 Linear **Data Memory** 0x29AF 0x29B0 Reserved 0x7FFF **FSR** 0x8000 0x0000 Address Range **Program** Flash Memory 0x7FFF 0xFFFF Not all memory regions are completely implemented. Consult device memory tables for memory limits. Note: ### 3.6.1 TRADITIONAL DATA MEMORY The traditional data memory is a region from FSR address, 0x000, to FSR address, 0xFFF. The addresses correspond to the absolute addresses of all SFR, GPR and common registers. FIGURE 3-10: TRADITIONAL DATA MEMORY MAP #### 3.6.2 LINEAR DATA MEMORY The linear data memory is the region from FSR address, 0x2000, to FSR address, 0x29AF. This region is a virtual region that points back to the 80-byte blocks of GPR memory in all the banks. Unimplemented memory reads as $0 \times 00$ . Use of the linear data memory region allows buffers to be larger than 80 bytes because incrementing the FSR beyond one bank will go directly to the GPR memory of the next bank. The 16 bytes of common memory are not included in the linear data memory region. FIGURE 3-11: LINEAR DATA MEMORY MAP #### 3.6.3 PROGRAM FLASH MEMORY To make constant data access easier, the entire Program Flash Memory is mapped to the upper half of the FSR address space. When the MSb of FSRnH is set, the lower 15 bits are the address in program memory which will be accessed through INDF. Only the lower eight bits of each memory location are accessible via INDF. Writing to the Program Flash Memory cannot be accomplished via the FSR/INDF interface. All instructions that access Program Flash Memory via the FSR/INDF interface will require one additional instruction cycle to complete. FIGURE 3-12: PROGRAM FLASH MEMORY MAP # 4.0 DEVICE CONFIGURATION Device configuration consists of Configuration Words, code protection and Device ID. # 4.1 Configuration Words There are several Configuration Word bits that allow different oscillator and memory protection options. These are implemented as Configuration Word 1 at 8007h and Configuration Word 2 at 8008h. Note: The DEBUG bit in the Configuration Words is managed automatically by device development tools, including debuggers and programmers. For normal device operation, this bit must be maintained as a '1'. ## 4.2 Register Definitions: Configuration Words #### REGISTER 4-1: CONFIG1: CONFIGURATION WORD 1 | U-1 | U-1 | R/P-1 | R/P-1 | R/P-1 | U-1 | |--------|-----|----------|-------|---------------|-------| | _ | _ | CLKOUTEN | BOREN | BOREN<1:0>(1) | | | bit 13 | | | | | bit 8 | | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | U-1 | R/P-1 | R/P-1 | |---------------|-------|----------------------|-------|--------|-----|-------|--------| | <u>CP</u> (2) | MCLRE | PWRTE <sup>(1)</sup> | WDTE | E<1:0> | _ | FOSC | C<1:0> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit P = Programmable bit U = Unimplemented bit, read as '1' '0' = Bit is cleared '1' = Bit is set n = Value when blank or after bulk erase bit 13-12 Unimplemented: Read as '1' bit 11 CLKOUTEN: Clock Out Enable bit 1 = Off - CLKOUT function is disabled; I/O or oscillator function on CLKOUT pin 0 = On - CLKOUT function is enabled on CLKOUT pin bit 10-9 **BOREN<1:0>:** Brown-out Reset Enable bits<sup>(1)</sup> 11 = On — Brown-out Reset is enabled; the SBOREN bit is ignored 10 = Sleep — Brown-out Reset is enabled while running and disabled in Sleep; the SBOREN bit is ignored 01 = SBODEN - Brown-out Reset is controlled by the SBOREN bit in the BORCON register 00 = Off — Brown-out Reset is disabled; the SBOREN bit is ignored bit 8 Unimplemented: Read as '1' bit 7 **CP:** Flash Program Memory Code Protection bit<sup>(2)</sup> 1 = Off - Code protection is off; program memory can be read and written 0 = On – Code protection is on; program memory cannot be read or written externally bit 6 MCLRE: MCLR/VPP Pin Function Select bit If LVP bit = 1 (On): This bit is ignored. MCLR/VPP pin function is MCLR; weak pull-up is enabled. If LVP bit = 0 (Off): 1 = On $-\overline{MCLR}/VPP$ pin function is $\overline{MCLR}$ ; weak pull-up is enabled O = Off - MCLR/VPP pin function is a digital input, MCLR is internally disabled; weak pull-up is under control of pin's WPU control bit bit 5 **PWRTE:** Power-up Timer Enable bit<sup>(1)</sup> 1 = Off - PWRT is disabled 0 = On - PWRT is enabled bit 4-3 **WDTE<1:0>:** Watchdog Timer Enable bits 11 = On — WDT is enabled; SWDTEN is ignored 10 = Sleep - WDT is enabled while running and disabled in Sleep; SWDTEN is ignored 01 = SWDTEN - WDT is controlled by the SWDTEN bit in the WDTCON register 00 = Off - WDT is disabled; SWDTEN is ignored bit 2 Unimplemented: Read as '1' bit 1-0 **FOSC<1:0>:** Oscillator Selection bits 11 = ECH - External Clock, High Power mode: CLKI on CLKI 10 = ECM - External Clock, Medium Power mode: CLKI on CLKI 01 = ECL - External Clock, Low Power mode: CLKI on CLKI 00 = INTOSC - I/O function on CLKI Note 1: Enabling Brown-out Reset does not automatically enable the Power-up Timer. Once enabled, code-protect can only be disabled by bulk erasing the device. #### REGISTER 4-2: CONFIG2: CONFIGURATION WORD 2 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | |--------------------|----------------------|---------|---------------------|--------|-------| | LVP <sup>(1)</sup> | DEBUG <sup>(2)</sup> | LPBOREN | BORV <sup>(3)</sup> | STVREN | PLLEN | | bit 13 | | | | | bit 8 | | U-1 | U-1 | U-1 | U-1 | U-1 | U-1 | R/P-1 | R/P-1 | |-------|-----|-----|-----|-----|-----|-------|-------| | _ | _ | _ | _ | _ | _ | WRT | <1:0> | | bit 7 | | | | | | bit 0 | | | Legend: | | | |----------------------|----------------------|------------------------------------------| | R = Readable bit | P = Programmable bit | U = Unimplemented bit, read as '1' | | '0' = Bit is cleared | '1' = Bit is set | n = Value when blank or after bulk erase | bit 13 LVP: Low-Voltage Programming Enable bit<sup>(1)</sup> 1 = On – Low-voltage programming is enabled, MCLR/VPP pin function is MCLR; MCLRE Configuration bit is ignored $0 = Off - High voltage on \overline{MCLR/VPP}$ must be used for programming bit 12 **DEBUG**: Debugger Mode bit<sup>(2)</sup> 1 = Off – In-Circuit Debugger is disabled; ICSPCLK and ICSPDAT are general purpose I/O pins 0 = On - In-Circuit Debugger is enabled; ICSPCLK and ICSPDAT are dedicated to the debugger bit 11 LPBOREN: Low-Power Brown-out Reset Enable bit 1 = Off - Low-power Brown-out Reset is disabled 0 = On – Low-power Brown-out Reset is enabled bit 10 **BORV:** Brown-out Reset Voltage Selection bit<sup>(3)</sup> 1 = Low - Brown-out Reset voltage (VBOR), low trip point selected 0 = High – Brown-out Reset voltage (VBOR), high trip point selected bit 9 STVREN: Stack Overflow/Underflow Reset Enable bit 1 = On – Stack overflow or underflow will cause a Reset 0 = Off - Stack overflow or underflow will not cause a Reset bit 8 PLLEN: PLL Enable bit 1 = On - 4xPLL is enabled 0 = Off - 4xPLL is disabled bit 7-2 **Unimplemented:** Read as '1' bit 1-0 WRT<1:0>: Flash Memory Self-Write Protection bits 2 kW Flash Memory (PIC12F1572): 11 = Off - Write protection is off 10 = Boot - 000h to 1FFh is write-protected, 200h to 7FFh may be modified by PMCON control 01 = Half - 000h to 3FFh is write-protected, 400h to 7FFh may be modified by PMCON control 00 = All - 000h to 7FFh is write-protected, no addresses may be modified by PMCON control 1 kW Flash Memory (PIC12(L)F1571): 11 = Off - Write protection is off 10 = Boot - 000h to 0FFh is write-protected, 100h to 3FFh may be modified by PMCON control 01 = Half - 000h to 1FFh is write-protected, 200h to 3FFh may be modified by PMCON control 00 = All - 000h to 3FFh is write-protected, no addresses may be modified by PMCON control Note 1: This bit cannot be programmed to '0' when programming mode is entered via LVP. 2: The DEBUG bit in Configuration Words is managed automatically by device development tools, including debuggers and programmers. For normal device operation, this bit must be maintained as a '1'. **3:** See VBOR parameter for specific trip point voltages. #### 4.3 Code Protection Code protection allows the device to be protected from unauthorized access. Internal access to the program memory is unaffected by any code protection setting. #### 4.3.1 PROGRAM MEMORY PROTECTION The entire program memory space is <u>protected</u> from external reads and writes <u>by</u> the <u>CP</u> bit in the Configuration Words. When <u>CP</u> = 0, external reads and writes of program memory are inhibited and a read will return all '0's. The <u>CPU</u> can continue to read program memory, regardless of the protection bit settings. Writing the program memory is dependent upon the write protection setting. See <u>Section 4.4 "Write Protection"</u> for more information. ### 4.4 Write Protection Write protection allows the device to be protected from unintended self-writes. Applications, such as bootloader software, can be protected while allowing other regions of the program memory to be modified. The WRT<1:0> bits in the Configuration Words define the size of the program memory block that is protected. #### 4.5 User ID Four memory locations (8000h-8003h) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are readable and writable during normal execution. See Section 10.4 "User ID, Device ID and Configuration Word Access" for more information on accessing these memory locations. For more information on checksum calculation, see the "PIC12(L)F1571/2 Memory Programming Specification" (DS40001713). #### 4.6 Device ID and Revision ID The 14-bit Device ID word is located at 8006h and the 14-bit Revision ID is located at 8005h. These locations are read-only and cannot be erased or modified. See Section 10.4 "User ID, Device ID and Configuration Word Access" for more information on accessing these memory locations. Development tools, such as device programmers and debuggers, may be used to read the Device ID and Revision ID. # 4.7 Register Definitions: Device ID # REGISTER 4-3: DEVICEID: DEVICE ID REGISTER<sup>(1)</sup> | R | R | R | R | R | R | |--------|---|------|-------|---|-------| | | | DEV< | 13:8> | | | | bit 13 | | | | | bit 8 | | R | R | R | R | R | R | R | R | |-------|---|---|------|-------|---|---|-------| | | | | DEV< | <7:0> | | | | | bit 7 | | | | | | | bit 0 | # Legend: R = Readable bit '0' = Bit is cleared '1' = Bit is set x = Bit is unknown bit 13-0 **DEV<13:0>:** Device ID bits Refer to Table 4-1 to determine what these bits will read on which device. A value of 3FFFh is invalid. Note 1: This location cannot be written. ### REGISTER 4-4: REVISIONID: REVISION ID REGISTER<sup>(1)</sup> | R | R | R | R | R | R | |--------|---|------|-------|---|-------| | | | REV< | 13:8> | | | | bit 13 | | | | | bit 8 | | R | R | R | R | R | R | R | R | | | | | |-------|----------|---|---|---|---|---|-------|--|--|--|--| | | REV<7:0> | | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | | #### Legend: R = Readable bit '0' = Bit is cleared '1' = Bit is set x = Bit is unknown bit 13-0 REV<13:0>: Revision ID bits These bits are used to identify the device revision. Note 1: This location cannot be written. #### TABLE 4-1: DEVICE ID VALUES | DEVICE | Device ID | Revision ID | |-------------|-----------|-------------| | PIC12F1571 | 3051h | 2xxxh | | PIC12LF1571 | 3053h | 2xxxh | | PIC12F1572 | 3050h | 2xxxh | | PIC12LF1572 | 3052h | 2xxxh | ### 5.0 OSCILLATOR MODULE #### 5.1 Overview The oscillator module has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications, while maximizing performance and minimizing power consumption. Figure 5-1 illustrates a block diagram of the oscillator module. Clock sources can be supplied from external oscillators, quartz crystal resonators, ceramic resonators and Resistor-Capacitor (RC) circuits. In addition, the system clock source can be supplied from one of two internal oscillators and PLL circuits, with a choice of speeds selectable via software. Additional clock features include: - Selectable system clock source between external or internal sources via software - Oscillator Start-up Timer (OST) ensures stability of crystal oscillator sources The oscillator module can be configured in one of the following clock modes: - ECL External Clock Low Power mode (0 MHz to 0.5 MHz) - ECM External Clock Medium Power mode (0.5 MHz to 4 MHz) - 3. ECH External Clock High Power mode (4 MHz to 32 MHz) - 4. INTOSC Internal Oscillator (31 kHz to 32 MHz) Clock Source modes are selected by the FOSC<1:0> bits in the Configuration Words. The FOSC bits determine the type of oscillator that will be used when the device is first powered. The ECH, ECM, and ECL Clock modes rely on an external logic level signal as the device clock source. The INTOSC internal oscillator block produces low, medium and high-frequency clock sources, designated as LFINTOSC, MFINTOSC and HFINTOSC (see Internal Oscillator Block, Figure 5-1). A wide selection of device clock frequencies may be derived from these three clock sources. SIMPLIFIED PIC® MCU CLOCK SOURCE BLOCK DIAGRAM FIGURE 5-1: FOSC<1:0> Reserved-01 Sleep CLKIN Fosc<sup>(1)</sup> 0 00 4x PLL<sup>(2)</sup> to CPU and 1 Peripherals INTOSC **PLLEN** 1x **SPLLEN** 16 MHz SCS-1:0> 8 MHz 4 MHz 2 MHz HFINTOSC(1) HFPLL 1 MHz 16 MHz Prescaler \*500 kHz \*250 kHz MFINTOSC(1) 500 kHz \*125 kHz Oscillator 62.5 kHz \*31.25 kHz \*31 kHz Internal Oscillator Block IRCF<3:0> LFINTOSC(1) 31 kHz to WDT, PWRT, and Oscillator other Peripherals to Peripherals FRC<sup>(1)</sup> 600 kHz to ADC and other Peripherals Oscillator \* Available with more than one IRCF selection Note 1: See Section 5.2 "Clock Source Types". 2: ST Buffer is high-speed type when using T1CKI. 3: If FOSC<1:0> = 00, 4x PLL can only be used if IRCF<3:0> = 1110. ### 5.2 Clock Source Types Clock sources can be classified as external or internal. External clock sources rely on external circuitry for the clock source to function. Internal clock sources are contained within the oscillator module. The internal oscillator block has two internal oscillators and a dedicated Phase-Locked Loop (HFPLL) that are used to generate three internal system clock sources: The 16 MHz High-Frequency Internal Oscillator (HFINTOSC), 500 kHz Medium Frequency Internal Oscillator (MFINTOSC) and the 31 kHz Low-Frequency Internal Oscillator (LFINTOSC). The system clock can be selected between external or internal clock sources via the System Clock Select (SCS<1:0>) bits in the OSCCON register. See Section 5.3 "Clock Switching" for additional information. #### 5.2.1 EXTERNAL CLOCK SOURCES An external clock source can be used as the device system clock by performing one of the following actions: - Program the FOSC<1:0> bits in the Configuration Words to select an external clock source that will be used as the default system clock upon a device Reset. - Write the SCS<1:0> bits in the OSCCON register to switch the system clock source to: - Timer1 oscillator during run time, or - An external clock source determined by the value of the FOSCx bits. See **Section 5.3 "Clock Switching"** for more information. ### 5.2.1.1 EC Mode The External Clock (EC) mode allows an externally generated logic level signal to be the system clock source. When operating in this mode, an external clock source is connected to the CLKIN input. CLKOUT is available for general purpose I/Os or CLKOUT. Figure 5-2 shows the pin connections for EC mode. EC mode has three Power modes to select from through the FOSCx bits in the Configuration Words: - ECH High Power, 4-20 MHz - ECM Medium Power, 0.5-4 MHz - ECL Low Power, 0-0.5 MHz The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake up from Sleep. Because the PIC® MCU design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed. # FIGURE 5-2: EXTERNAL CLOCK (EC) MODE OPERATION #### 5.2.2 INTERNAL CLOCK SOURCES The device may be configured to use the internal oscillator block as the system clock by performing one of the following actions: - Program the FOSC<1:0> bits in the Configuration Words to select the INTOSC clock source, which will be used as the default system clock upon a device Reset. - Write the SCS<1:0> bits in the OSCCON register to switch the system clock source to the internal oscillator during run time. See Section 5.3 "Clock Switching"for more information. In **INTOSC** mode, CLKIN is available for general purpose I/O. CLKOUT is available for general purpose I/O or CLKOUT. The function of the OSC2/CLKOUT pin is determined by the CLKOUTEN bit in the Configuration Words. The internal oscillator block has two independent oscillators and a dedicated Phase-Locked Loop, HFPLL, that can produce one of three internal system clock sources. - The HFINTOSC (High-Frequency Internal Oscillator) is factory calibrated and operates at 16 MHz. The HFINTOSC source is generated from the 500 kHz MFINTOSC source and the dedicated Phase-Locked Loop, HFPLL. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 5-3). - The MFINTOSC (Medium Frequency Internal Oscillator) is factory calibrated and operates at 500 kHz. The frequency of the MFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 5-3). - The LFINTOSC (Low-Frequency Internal Oscillator) is uncalibrated and operates at 31 kHz. #### 5.2.2.1 HFINTOSC The High-Frequency Internal Oscillator (HFINTOSC) is a factory calibrated 16 MHz internal clock source. The frequency of the HFINTOSC can be altered via software using the OSCTUNE register (Register 5-3). The output of the HFINTOSC connects to a postscaler and multiplexer (see Figure 5-1). One of multiple frequencies derived from the HFINTOSC can be selected via software using the IRCF<3:0> bits of the OSCCON register. See Section 5.2.2.8 "Internal Oscillator Clock Switch Timing" for more information. The HFINTOSC is enabled by: - Configuring the IRCF<3:0> bits of the OSCCON register for the desired HF frequency, and - Setting FOSC<1:0> = 00, or - Setting the System Clock Source x (SCSx) bits of the OSCCON register to '1x'. A fast start-up oscillator allows internal circuits to power up and stabilize before switching to HFINTOSC. The High-Frequency Internal Oscillator Ready (HFIOFR) bit of the OSCSTAT register indicates when the HFINTOSC is running. The High-Frequency Internal Oscillator Status Locked (HFIOFL) bit of the OSCSTAT register indicates when the HFINTOSC is running within 2% of its final value. The High-Frequency Internal Oscillator Stable (HFIOFS) bit of the OSCSTAT register indicates when the HFINTOSC is running within 0.5% of its final value. #### 5.2.2.2 MFINTOSC The Medium Frequency Internal Oscillator (MFINTOSC) is a factory calibrated 500 kHz internal clock source. The frequency of the MFINTOSC can be altered via software using the OSCTUNE register (Register 5-3). The output of the MFINTOSC connects to a postscaler and multiplexer (see Figure 5-1). One of nine frequencies derived from the MFINTOSC can be selected via software using the IRCF<3:0> bits of the OSCCON register. See Section 5.2.2.8 "Internal Oscillator Clock Switch Timing" for more information. The MFINTOSC is enabled by: - Configuring the IRCF<3:0> bits of the OSCCON register for the desired HF frequency, and - Setting FOSC<1:0> = 00, or - Setting the System Clock Source x (SCSx) bits of the OSCCON register to '1x' The Medium Frequency Internal Oscillator Ready (MFIOFR) bit of the OSCSTAT register indicates when the MFINTOSC is running. # 5.2.2.3 Internal Oscillator Frequency Adjustment The 500 kHz internal oscillator is factory calibrated. This internal oscillator can be adjusted in software by writing to the OSCTUNE register (Register 5-3). Since the HFINTOSC and MFINTOSC clock sources are derived from the 500 kHz internal oscillator, a change in the OSCTUNE register value will apply to both. The default value of the OSCTUNE register is '0'. The value is a 6-bit two's complement number. A value of 1 Fh will provide an adjustment to the maximum frequency. A value of 20 h will provide an adjustment to the minimum frequency. When the OSCTUNE register is modified, the oscillator frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred. OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depends on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT) and peripherals, are *not* affected by the change in frequency. #### 5.2.2.4 LFINTOSC The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source. The output of the LFINTOSC connects to a multiplexer (see Figure 5-1). Select 31 kHz, via software, using the IRCF<3:0> bits of the OSCCON register. See Section 5.2.2.8 "Internal Oscillator Clock Switch Timing" for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM). The LFINTOSC is enabled by selecting 31 kHz (IRCF<3:0> (OSCCON<6:3>) = 0000) as the system clock source (SCS<1:0> (OSCCON<1:0>) = 1x) or when any of the following are enabled: - Configure the IRCF<3:0> bits of the OSCCON register for the desired LF frequency, and - Set FOSC<1:0> = 00, or - Set the System Clock Source x (SCSx) bits of the OSCCON register to '1x' Peripherals that use the LFINTOSC are: - Power-up Timer (PWRT) - · Watchdog Timer (WDT) The Low-Frequency Internal Oscillator Ready (LFIOFR) bit of the OSCSTAT register indicates when the LFINTOSC is running. #### 5.2.2.5 FRC The FRC clock is an uncalibrated, nominal 600 kHz peripheral clock source. The FRC is automatically turned on by the peripherals requesting the FRC clock. The FRC clock will continue to run during Sleep. # 5.2.2.6 Internal Oscillator Frequency Selection The system clock speed can be selected via software using the Internal Oscillator Frequency Select bits IRCF<3:0> of the OSCCON register. The postscaler outputs of the 16 MHz HFINTOSC, 500 kHz MFINTOSC and 31 kHz LFINTOSC output connect to a multiplexer (see Figure 5-1). The Internal Oscillator Frequency Select bits, IRCF<3:0> of the OSCCON register, select the frequency output of the internal oscillators. One of the following frequencies can be selected via software: - 32 MHz (requires 4x PLL) - 16 MHz - 8 MHz - 4 MHz - 2 MHz - 1 MHz - 500 kHz (default after Reset) - 250 kHz - 125 kHz - 62.5 kHz - 31.25 kHz - 31 kHz (LFINTOSC) Note: Following any Reset, the IRCF<3:0> bits of the OSCCON register are set to '0111' and the frequency selection is set to 500 kHz. The user can modify the IRCFx bits to select a different frequency. The IRCF<3:0> bits of the OSCCON register allow duplicate selections for some frequencies. These duplicate choices can offer system design trade-offs. Lower power consumption can be obtained when changing oscillator sources for a given frequency. Faster transition times can be obtained between frequency changes that use the same oscillator source. # 5.2.2.7 32 MHz Internal Oscillator Frequency Selection The internal oscillator block can be used with the 4x PLL associated with the external oscillator block to produce a 32 MHz internal system clock source. The following settings are required to use the 32 MHz internal clock source: - The FOSCx bits in the Configuration Words must be set to use the INTOSC source as the device system clock (FOSC<1:0> = 00). - The SCSx bits in the OSCCON register must be cleared to use the clock determined by FOSC<1:0> in the Configuration Words (SCS<1:0> = 00). - The IRCFx bits in the OSCCON register must be set to the 8 MHz HFINTOSC to use (IRCF<3:0> = 1110). - The SPLLEN bit in the OSCCON register must be set to enable the 4x PLL or the PLLEN bit of the Configuration Words must be programmed to a '1'. Note: When using the PLLEN bit of the Configuration Words, the 4x PLL cannot be disabled by software and the 8 MHz HFINTOSC option will no longer be available. The 4x PLL is not available for use with the internal oscillator when the SCSx bits of the OSCCON register are set to '1x'. The SCSx bits must be set to '00' to use the 4x PLL with the internal oscillator. # 5.2.2.8 Internal Oscillator Clock Switch Timing When switching between the HFINTOSC, MFINTOSC and the LFINTOSC, the new oscillator may already be shut down to save power (see Figure 5-3). If this is the case, there is a delay after the IRCF<3:0> bits of the OSCCON register are modified before the frequency selection takes place. The OSCSTAT register will reflect the current active status of the HFINTOSC, MFINTOSC and LFINTOSC oscillators. The sequence of a frequency selection is as follows: - IRCF<3:0> bits of the OSCCON register are modified. - If the new clock is shut down, a clock start-up delay is started. - Clock switch circuitry waits for a falling edge of the current clock. - The current clock is held low and the clock switch circuitry waits for a rising edge in the new clock. - 5. The new clock is now active. - 6. The OSCSTAT register is updated as required. - 7. Clock switch is complete. See Figure 5-3 for more details. If the internal oscillator speed is switched between two clocks of the same source, there is no start-up delay before the new frequency is selected. Clock switching time delays are shown in Table 5-1. Start-up delay specifications are located in the oscillator tables of **Section 26.0 "Electrical Specifications"**. # 5.3 Clock Switching The system clock source can be switched between external and internal clock sources via software using the System Clock Select (SCSx) bits of the OSCCON register. The following clock sources can be selected using the SCSx bits: - Default system oscillator determined by FOSCx bits in the Configuration Words - · Timer1 32 kHz crystal oscillator - · Internal Oscillator Block (INTOSC) # 5.3.1 SYSTEM CLOCK SELECT (SCSx) The System Clock Select (SCSx) bits of the OSCCON register select the system clock source that is used for the CPU and peripherals. - When the SCSx bits of the OSCCON register = 00, the system clock source is determined by the value of the FOSC<1:0> bits in the Configuration Words. - When the SCSx bits of the OSCCON register = 01, the system clock source is the Timer1 oscillator. - When the SCSx bits of the OSCCON register = 1x, the system clock source is chosen by the internal oscillator frequency selected by the IRCF<3:0> bits of the OSCCON register. After a Reset, the SCSx bits of the OSCCON register are always cleared. Note: Any automatic clock switch does not update the SCSx bits of the OSCCON register. The user can monitor the OSTS bit of the OSCSTAT register to determine the current system clock source. When switching between clock sources, a delay is required to allow the new clock to stabilize. These oscillator delays are shown in Table 5-1. # 5.4 Clock Switching Before Sleep When clock switching from an old clock to a new clock is requested, just prior to entering Sleep mode, it is necessary to confirm that the switch is complete before the SLEEP instruction is executed. Failure to do so may result in an incomplete switch and consequential loss of the system clock altogether. Clock switching is confirmed by monitoring the clock status bits in the OSCSTAT register. Switch confirmation can be accomplished by sensing that the ready bit for the new clock is set or the ready bit for the old clock is cleared. For example, when switching between the internal oscillator with the PLL and the internal oscillator without the PLL, monitor the PLLR bit. When PLLR is set, the switch to 32 MHz operation is complete. Conversely, when PLLR is cleared, the switch from 32 MHz operation to the selected internal clock is complete. TABLE 5-1: OSCILLATOR SWITCHING DELAYS | Switch From | Switch To | Frequency | Oscillator Delay | |-------------------------|-------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------| | Sleep/POR | LFINTOSC <sup>(1)</sup><br>MFINTOSC <sup>(1)</sup><br>HFINTOSC <sup>(1)</sup> | 31 kHz<br>31.25 kHz-500 kHz<br>31.25 kHz-16 MHz | Oscillator Warm-up Delay (TWARM) <sup>(2)</sup> | | Sleep/POR | EC <sup>(1)</sup> | DC – 32 MHz | 2 cycles | | LFINTOSC | EC <sup>(1)</sup> | DC – 32 MHz | 1 cycle of each | | Any Clock Source | MFINTOSC <sup>(1)</sup><br>HFINTOSC <sup>(1)</sup> | 31.25 kHz-500 kHz<br>31.25 kHz-16 MHz | 2 μs (approx.) | | Any Clock Source | LFINTOSC <sup>(1)</sup> | 31 kHz | 1 cycle of each | | PLL Inactive PLL Active | | 16-32 MHz | 2 ms (approx.) | Note 1: PLL inactive. 2: See Section 26.0 "Electrical Specifications". #### 5.5 **Register Definitions: Oscillator Control** #### **REGISTER 5-1:** OSCCON: OSCILLATOR CONTROL REGISTER | R/W-0/0 | R/W-0/0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|-----------|---------|---------|-----|---------|---------| | SPLLEN | | IRCF<3:0> | | | _ | SCS- | <1:0> | | bit 7 | bit 7 | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '0' = Bit is cleared '1' = Bit is set -n/n = Value at POR and BOR/Value at all other Resets bit 7 SPLLEN: Software PLL Enable bit If PLLEN in Configuration Words = 1: SPLLEN bit is ignored. 4x PLL is always enabled (subject to oscillator requirements). If PLLEN in Configuration Words = 0: 1 = 4x PLL Is enabled 0 = 4x PLL is disabled bit 6-3 IRCF<3:0>: Internal Oscillator Frequency Select bits 1111 = 16 MHz HF 1110 = 8 MHz or 32 MHz HF (see Section 5.2.2.1 "HFINTOSC") 1101 = 4 MHz HF 1100 = 2 MHz HF 1011 **= 1 MHz HF** 1010 = 500 kHz HF<sup>(1)</sup> 1001 = 250 kHz HF<sup>(1)</sup> 1000 = 125 kHz HF<sup>(1)</sup> 0111 = 500 kHz MF (default upon Reset) 0110 = 250 kHz MF 0101 = 125 kHz MF 0100 = 62.5 kHz MF 0011 = 31.25 kHz HF<sup>(1)</sup> 0010 = 31.25 kHz MF 0.00x = 31 kHz LF bit 2 Unimplemented: Read as '0' bit 1-0 SCS<1:0>: System Clock Select bits 1x = Internal oscillator block 01 = Timer1 oscillator 00 = Clock determined by FOSC<1:0> in Configuration Words Note 1: Duplicate frequency derived from HFINTOSC. # REGISTER 5-2: OSCSTAT: OSCILLATOR STATUS REGISTER | U-0 | R-0/q | R-q/q | R-0/q | R-0/q | R-q/q | R-0/q | R-0/q | |-------|-------|-------|--------|--------|--------|--------|--------| | _ | PLLR | OSTS | HFIOFR | HFIOFL | MFIOFR | LFIOFR | HFIOFS | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | q = Conditional bit | | u = Bit is unchanged | x = Bit is unknown | U = Unimplemented bit, read as '0' | | '1' = Bit is set | '0' = Bit is cleared | -n/n = Value at POR and BOR/Value at all other Resets | | bit 7 | Unimplemented: Read as '0' | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit 6 | PLLR 4x PLL Ready bit | | | 1 = 4x PLL is ready | | | 0 = 4x PLL is not ready | | bit 5 | OSTS: Oscillator Start-up Timer Status bit | | | <ul><li>1 = Running from the clock defined by the FOSC&lt;1:0&gt; bits of the Configuration Words</li><li>0 = Running from an internal oscillator (FOSC&lt;1:0&gt; = 00)</li></ul> | | bit 4 | HFIOFR: High-Frequency Internal Oscillator Ready bit | | | 1 = HFINTOSC is ready | | | 0 = HFINTOSC is not ready | | bit 3 | HFIOFL: High-Frequency Internal Oscillator Locked bit | | | 1 = HFINTOSC is at least 2% accurate | | | 0 = HFINTOSC is not 2% accurate | | bit 2 | MFIOFR: Medium Frequency Internal Oscillator Ready bit | | | 1 = MFINTOSC is ready | | | 0 = MFINTOSC is not ready | | bit 1 | LFIOFR: Low-Frequency Internal Oscillator Ready bit | | | 1 = LFINTOSC is ready | | | 0 = LFINTOSC is not ready | | bit 0 | HFIOFS: High-Frequency Internal Oscillator Stable bit | | | 1 = HFINTOSC is at least 0.5% accurate | | | 0 = HFINTOSC is not 0.5% accurate | | | | #### REGISTER 5-3: OSCTUNE: OSCILLATOR TUNING REGISTER | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | TUN< | <5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 Unimplemented: Read as '0' bit 5-0 **TUN<5:0>:** Frequency Tuning bits 100000 = Minimum frequency • . 111111 = 000000 = Oscillator module is running at the factory-calibrated frequency 000001 = • • 011110 = 011111 = Maximum frequency #### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH CLOCK SOURCES | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | | | |---------|--------|---------|-------|----------------------|--------|--------|--------|---------------|-----| | OSCCON | SPLLEN | | IRCF | <3:0> | | _ | SCS- | 51 | | | OSCSTAT | _ | PLLR | OSTS | HFIOFR | HFIOFL | MFIOFR | LFIOFR | LFIOFR HFIOFS | | | OSCTUNE | _ | _ | | TUN<5:0> | | | | | | | T1CON | TMR10 | CS<1:0> | T1CKP | T1CKPS<1:0> — T1SYNC | | | | | 152 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by clock sources. #### TABLE 5-3: SUMMARY OF CONFIGURATION WORD WITH CLOCK SOURCES | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | |---------|------|---------|---------|----------|----------|----------|------------|---------|---------|------------------| | CONFIG1 | 13:8 | _ | _ | _ | _ | CLKOUTEN | BOREN<1:0> | | _ | 40 | | CONFIG | 7:0 | CP | MCLRE | PWRTE | WDT | E<1:0> | _ | FOSC | <1:0> | 40 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by clock sources. ### 6.0 RESETS There are multiple ways to reset this device: - Power-on Reset (POR) - · Brown-out Reset (BOR) - Low-Power Brown-out Reset (LPBOR) - MCLR Reset - WDT Reset - RESET instruction - · Stack Overflow - Stack Underflow - · Programming mode exit To allow VDD to stabilize, an optional Power-up Timer can be enabled to extend the Reset time after a BOR or POR event. A simplified block diagram of the On-Chip Reset Circuit is shown in Figure 6-1. FIGURE 6-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT # 6.1 Power-on Reset (POR) The POR circuit holds the device in Reset until VDD has reached an acceptable level for minimum operation. Slow rising VDD, fast operating speeds or analog performance may require greater than minimum VDD. The PWRT, BOR or MCLR features can be used to extend the start-up period until all device operation conditions have been met. ## 6.1.1 POWER-UP TIMER (PWRT) The Power-up Timer provides a nominal 64 ms time-out on a POR or Brown-out Reset. The device is held in Reset as long as PWRT is active. The PWRT delay allows additional time for the VDD to rise to an acceptable level. The Power-up Timer is enabled by clearing the PWRTE bit in the Configuration Words. The Power-up Timer starts after the release of the POR and BOR. For additional information, refer to Application Note AN607, "Power-up Trouble Shooting" (DS00000607). # 6.2 Brown-out Reset (BOR) The BOR circuit holds the device in Reset when VDD reaches a selectable minimum level. Between the POR and BOR, complete voltage range coverage for execution protection can be implemented. The Brown-out Reset module has four operating modes controlled by the BOREN<1:0> bits in the Configuration Words. The four operating modes are: - · BOR is always on - · BOR is off when in Sleep - · BOR is controlled by software - · BOR is always off Refer to Table 6-1 for more information. The Brown-out Reset voltage level is selectable by configuring the BORV bit in the Configuration Words. A VDD noise rejection filter prevents the BOR from triggering on small events. If VDD falls below VBOR for a duration greater than parameter, TBORDC, the device will reset. See Figure 6-2 for more information. TABLE 6-1: BOR OPERATING MODES | BOREN<1:0> | SBOREN | Device Mode | BOR Mode | Instruction Execution upon:<br>Release of POR or Wake Up from Sleep | |------------|--------|-------------|----------|---------------------------------------------------------------------| | 11 | Х | х | Active | Waits for BOR ready <sup>(1)</sup><br>(BORRDY = 1) | | 1.0 | 77 | Awake | Active | Waits for BOR ready | | 10 | X | Sleep | Disabled | (BORRDY = 1) | | 01 | 1 | х | Active | Waits for BOR ready <sup>(1)</sup><br>(BORRDY = 1) | | | 0 | Х | Disabled | Begins immediately | | 0.0 | X | Х | Disabled | (BORRDY = x) | **Note 1:** In these specific cases, "release of POR" and "wake up from Sleep", there is no delay in start-up. The BOR ready flag (BORRDY = 1) will be set before the CPU is ready to execute instructions because the BOR circuit is forced on by the BOREN<1:0> bits. #### 6.2.1 BOR IS ALWAYS ON When the BORENx bits of the Configuration Words are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold. BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep. #### 6.2.2 BOR IS OFF IN SLEEP When the BORENx bits of the Configuration Words are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold. BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready. #### 6.2.3 BOR CONTROLLED BY SOFTWARE When the BORENx bits of the Configuration Words are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device start-up is not delayed by the BOR ready condition or the VDD level. BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register. BOR protection is unchanged by Sleep. FIGURE 6-2: BROWN-OUT SITUATIONS # 6.3 Register Definitions: BOR Control #### REGISTER 6-1: BORCON: BROWN-OUT RESET CONTROL REGISTER | R/W-1/u | R/W-0/u | U-0 | U-0 | U-0 | U-0 | U-0 | R-q/u | |---------|----------------------|-----|-----|-----|-----|-----|--------| | SBOREN | BORFS <sup>(1)</sup> | _ | _ | | _ | | BORRDY | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared q = Value depends on condition bit 7 SBOREN: Software Brown-out Reset Enable bit If BOREN<1:0> in Configuration Words = 01: 1 = BOR is enabled 0 = BOR is disabled If BOREN <1:0> in Configuration Words ≠ 01: SBOREN is read/write, but has no effect on the BOR. bit 6 **BORFS:** Brown-out Reset Fast Start bit<sup>(1)</sup> If BOREN <1:0> = 10 (Disabled in Sleep) or BOREN<1:0> = 01 (Under software control): 1 = Band gap is forced on always (covers Sleep/wake-up/operating cases) 0 = Band gap operates normally and may turn off If BOREN<1:0> = 11 (Always On) or BOREN<1:0> = 00 (Always Off): BORFS is read/write, but has no effect on the BOR. bit 5-1 **Unimplemented:** Read as '0' bit 0 BORRDY: Brown-out Reset Circuit Ready Status bit 1 = The Brown-out Reset circuit is active0 = The Brown-out Reset circuit is inactive **Note 1:** BOREN<1:0> bits are located in the Configuration Words. # 6.4 Low-Power Brown-out Reset (LPBOR) The Low-Power Brown-out Reset (LPBOR) operates like the BOR to detect low-voltage conditions on the VDD pin. When too low of a voltage is detected, the device is held in Reset. When this occurs, a register bit (BOR) is changed to indicate that a BOR Reset has occurred. The BOR bit in PCON is used for both BOR and the LPBOR. Refer to Register 6-2. The LPBOR Voltage Threshold (VLPBOR) has a wider tolerance than the BOR (VBOR), but requires much less current (LPBOR current) to operate. The LPBOR is intended for use when the BOR is configured as disabled (BOREN<1:0> = 00) or disabled in Sleep mode (BOREN<1:0> = 10). Refer to Figure 6-1 to see how the LPBOR interacts with other modules. #### 6.4.1 ENABLING LPBOR The LPBOR is controlled by the LPBOR bit of the Configuration Words. When the device is erased, the LPBOR module defaults to disabled. ## 6.5 MCLR The MCLR is an optional external input that can reset the device. The MCLR function is controlled by the MCLRE and LVP bits of the Configuration Words (Table 6-2). TABLE 6-2: MCLR CONFIGURATION | MCLRE | LVP | MCLR | |-------|-----|----------| | 0 | 0 | Disabled | | 1 | 0 | Enabled | | X | 1 | Enabled | #### 6.5.1 MCLR ENABLED When MCLR is enabled and the pin is held low, the device is held in Reset. The MCLR pin is connected to VDD through an internal weak pull-up. The device has a noise filter in the $\overline{\text{MCLR}}$ Reset path. The filter will detect and ignore small pulses. | <b>Note:</b> A Reset does not drive the MCLR pin low. | |-------------------------------------------------------| |-------------------------------------------------------| #### 6.5.2 MCLR DISABLED When MCLR is disabled, the pin functions as a general purpose input and the internal weak pull-up is under software control. See **Section 11.3 "PORTA Registers"** for more information. ## 6.6 Watchdog Timer (WDT) Reset The Watchdog Timer generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The $\overline{TO}$ and $\overline{PD}$ bits in the STATUS register are changed to indicate the WDT Reset. See Section 9.0 "Watchdog Timer (WDT)" for more information. #### 6.7 RESET Instruction A RESET instruction will cause a device Reset. The RI bit in the PCON register will be set to '0'. See Table 6-4 for default conditions after a RESET instruction has occurred. #### 6.8 Stack Overflow/Underflow Reset The device can reset when the Stack overflows or underflows. The STKOVF or STKUNF bits of the PCON register indicate the Reset condition. These Resets are enabled by setting the STVREN bit in the Configuration Words. See Section 3.5.2 "Overflow/Underflow Reset" for more information. ## 6.9 Programming Mode Exit Upon exit of Programming mode, the device will behave as if a POR had just occurred. ### 6.10 Power-up Timer The Power-up Timer optionally delays device execution after a BOR or POR event. This timer is typically used to allow VDD to stabilize before allowing the device to start running. The Power-up Timer is controlled by the $\overline{\text{PWRTE}}$ bit of the Configuration Words. #### 6.11 Start-up Sequence Upon the release of a POR or BOR, the following must occur before the device will begin executing: - 1. Power-up Timer runs to completion (if enabled). - 2. MCLR must be released (if enabled). The total time-out will vary based on oscillator configuration and Power-up Timer configuration. See Section 5.0 "Oscillator Module" for more information. The Power-up Timer runs independently of a MCLR Reset. If MCLR is kept low long enough, the Power-up Timer will expire. Upon bringing MCLR high, the device will begin execution after 10 Fosc cycles (see Figure 6-3). This is useful for testing purposes or to synchronize more than one device operating in parallel. # 6.12 Determining the Cause of a Reset Upon any Reset, multiple bits in the STATUS and PCON registers are updated to indicate the cause of the Reset. Table 6-3 and Table 6-4 show the Reset conditions of these registers. TABLE 6-3: RESET STATUS BITS AND THEIR SIGNIFICANCE | STKOVF | STKUNF | RWDT | RMCLR | RI | POR | BOR | то | PD | Condition | |--------|--------|------|-------|----|-----|-----|----|----|------------------------------------| | 0 | 0 | 1 | 1 | 1 | 0 | Х | 1 | 1 | Power-on Reset | | 0 | 0 | 1 | 1 | 1 | 0 | Х | 0 | Х | Illegal, TO is Set on POR | | 0 | 0 | 1 | 1 | 1 | 0 | Х | Х | 0 | Illegal, PD is Set on POR | | 0 | 0 | u | 1 | 1 | u | 0 | 1 | 1 | Brown-out Reset | | u | u | 0 | u | u | u | u | 0 | u | WDT Reset | | u | u | u | u | u | u | u | 0 | 0 | WDT Wake-up from Sleep | | u | u | u | u | u | u | u | 1 | 0 | Interrupt Wake-up from Sleep | | u | u | u | 0 | u | u | u | u | u | MCLR Reset during Normal Operation | | u | u | u | 0 | u | u | u | 1 | 0 | MCLR Reset during Sleep | | u | u | u | u | 0 | u | u | u | u | RESET Instruction Executed | | 1 | u | u | u | u | u | u | u | u | Stack Overflow Reset (STVREN = 1) | | u | 1 | u | u | u | u | u | u | u | Stack Underflow Reset (STVREN = 1) | TABLE 6-4: RESET CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register | |------------------------------------|-----------------------|--------------------|------------------| | Power-on Reset | 0000h | 1 1000 | 00 110x | | MCLR Reset during normal operation | 0000h | u uuuu | uu Ouuu | | MCLR Reset during Sleep | 0000h | 1 Ouuu | uu Ouuu | | WDT Reset | 0000h | <b></b> 0 uuuu | uu uuuu | | WDT Wake-up from Sleep | PC + 1 | 0 Ouuu | uu uuuu | | Brown-out Reset | 0000h | 1 1uuu | 00 11u0 | | Interrupt Wake-up from Sleep | PC + 1 <sup>(1)</sup> | 1 Ouuu | uu uuuu | | RESET Instruction Executed | 0000h | u uuuu | uu u0uu | | Stack Overflow Reset (STVREN = 1) | 0000h | u uuuu | 1u uuuu | | Stack Underflow Reset (STVREN = 1) | 0000h | u uuuu | u1 uuuu | **Legend:** u = unchanged; x = unknown; - = unimplemented bit, reads as '0'. **Note 1:** When the wake-up is due to an interrupt and the Global Interrupt Enable (GIE) bit is set, the return address is pushed on the stack and the PC is loaded with the interrupt vector (0004h) after execution of PC + 1. # 6.13 Power Control (PCON) Register The Power Control (PCON) register contains flag bits to differentiate between a: - Power-on Reset (POR) - Brown-out Reset (BOR) - RESET Instruction Reset (RI) - MCLR Reset (RMCLR) - Watchdog Timer Reset (RWDT) - Stack Underflow Reset (STKUNF) - Stack Overflow Reset (STKOVF) The PCON register bits are shown in Register 6-2. # 6.14 Register Definitions: Power Control ### REGISTER 6-2: PCON: POWER CONTROL REGISTER | R/W/HS-0/q | R/W/HS-0/q | U-0 | R/W/HC-1/q | R/W/HC-1/q | R/W/HC-1/q | R/W/HC-q/u | R/W/HC-q/u | |------------|------------|-----|------------|------------|------------|------------|------------| | STKOVF | STKUNF | _ | RWDT | RMCLR | RI | POR | BOR | | bit 7 | | | | | | | bit 0 | | Legend: HC = Hardware Clearable bit | | HC = Hardware Clearable bit | HS = Hardware Settable bit | |-------------------------------------|----------------------|-----------------------------|-------------------------------------------------------| | | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | | '1' = Bit is set | '0' = Bit is cleared | q = Value depends on condition | | bit 7 | STKOVF: Stack Overflow Reset Flag bit | |-------|---------------------------------------------------------------------------------------| | | 1 = A Stack Overflow Reset occurred | | | 0 = A Stack Overflow Reset has not occurred or is cleared by firmware | | bit 6 | STKUNF: Stack Underflow Reset Flag bit | | | 1 = A Stack Underflow Reset occurred | | | 0 = A Stack Underflow Reset has not occurred or is cleared by firmware | | bit 5 | Unimplemented: Read as '0' | | bit 4 | RWDT: Watchdog Timer Reset Flag bit | | | 1 = A Watchdog Timer Reset has not occurred or is set by firmware | | | 0 = A Watchdog Timer Reset has occurred (cleared by hardware) | | bit 3 | RMCLR: MCLR Reset Flag bit | | | 1 = A MCLR Reset has not occurred or is set by firmware | | | 0 = A MCLR Reset has occurred (cleared by hardware) | | bit 2 | RI: RESET Instruction Flag bit | | | 1 = A RESET instruction has not been executed or set by firmware | | | 0 = A RESET instruction has been executed (cleared by hardware) | | bit 1 | POR: Power-on Reset Status bit | | | 1 = No Power-on Reset occurred | | | 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) | | bit 0 | BOR: Brown-out Reset Status bit | | | 1 = No Brown-out Reset occurred | 0 = A Brown-out Reset occurred (must be set in software after a Power-on Reset or Brown-out Reset occurs) TABLE 6-5: SUMMARY OF REGISTERS ASSOCIATED WITH RESETS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|--------|--------|-------|------------|-------|-------|-------|--------|------------------| | BORCON | SBOREN | BORFS | _ | _ | _ | _ | _ | BORRDY | 57 | | PCON | STKOVF | STKUNF | 1 | RWDT | RMCLR | RI | POR | BOR | 61 | | STATUS | _ | 1 | 1 | TO | PD | Z | DC | С | 17 | | WDTCON | _ | _ | | WDTPS<4:0> | | | | | 81 | **Legend:** — = unimplemented bit, reads as '0'. Shaded cells are not used by Resets. Note 1: Other (non Power-up) Resets include MCLR Reset and Watchdog Timer Reset during normal operation. TABLE 6-6: SUMMARY OF CONFIGURATION WORD WITH RESETS | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | | |---------|------|---------|---------|----------|----------|----------|--------------|---------|---------|------------------|--| | CONFIG1 | 13:8 | _ | _ | _ | _ | CLKOUTEN | N BOREN<1:0> | | _ | 40 | | | CONFIG | 7:0 | CP | MCLRE | PWRTE | WD | TE<1:0> | _ | FOSC | <1:0> | 40 | | | CONFIG2 | 13:8 | _ | _ | LVP | DEBUG | LPBOR | BORV | STVREN | PLLEN | 41 | | | CONFIG2 | 7:0 | | _ | | _ | | _ | WRT | <1:0> | 41 | | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Resets. # 7.0 INTERRUPTS The interrupt feature allows certain events to preempt normal program flow. Firmware is used to determine the source of the interrupt and act accordingly. Some interrupts can be configured to wake the MCU from Sleep mode. This section contains the following information for interrupts: - Operation - · Interrupt Latency - · Interrupts during Sleep - INT Pin - · Automatic Context Saving Many peripherals produce interrupts. Refer to the corresponding chapters for details. A block diagram of the interrupt logic is shown in Figure 7-1. ### FIGURE 7-1: INTERRUPT LOGIC ### 7.1 Operation Interrupts are disabled upon any device Reset. They are enabled by setting the following bits: - · GIE bit of the INTCON register - Interrupt enable bit(s) for the specific interrupt event(s) - PEIE bit of the INTCON register (if the interrupt enable bit of the interrupt event is contained in the PIE1, PIE2 and PIE3 registers) The INTCON, PIR1, PIR2 and PIR3 registers record individual interrupts via interrupt flag bits. Interrupt flag bits will be set, regardless of the status of the GIE, PEIE and individual interrupt enable bits. The following events happen when an interrupt event occurs while the GIE bit is set: - · Current prefetched instruction is flushed - · GIE bit is cleared - Current Program Counter (PC) is pushed onto the stack - Critical registers are automatically saved to the shadow registers (See Section 7.5 "Automatic Context Saving"). - · PC is loaded with the interrupt vector, 0004h The firmware within the Interrupt Service Routine (ISR) may determine the source of the interrupt by polling the interrupt flag bits. The interrupt flag bits must be cleared before exiting the ISR to avoid repeated interrupts. Because the GIE bit is cleared, any interrupt that occurs while executing the ISR will be recorded through its interrupt flag, but will not cause the processor to redirect to the interrupt vector. The RETFIE instruction exits the ISR by popping the previous address from the stack, restoring the saved context from the shadow registers and setting the GIE bit. For additional information on a specific interrupt's operation, refer to its peripheral chapter. - **Note 1:** Individual interrupt flag bits are set, regardless of the state of any other enable bits. - 2: All interrupts will be ignored while the GIE bit is cleared. Any interrupt occurring while the GIE bit is clear will be serviced when the GIE bit is set again. # 7.2 Interrupt Latency Interrupt latency is defined as the time from when the interrupt event occurs to the time code execution at the interrupt vector begins. The latency for synchronous interrupts is three or four instruction cycles. For asynchronous interrupts, the latency is three to five instruction cycles, depending on when the interrupt occurs. See Figure 7-2 and Figure 7-3 for more details. FIGURE 7-3: INT PIN INTERRUPT TIMING Note 1: INTF flag is sampled here (every Q1). - 2: Asynchronous interrupt latency = 3-5 Tcy. Synchronous latency = 3-4 Tcy, where Tcy = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a two-cycle instruction. - 3: For minimum width of INT pulse, refer to the AC specifications in Section 26.0 "Electrical Specifications". - 4: INTF is enabled to be set any time during the Q4-Q1 cycles. # 7.3 Interrupts During Sleep Some interrupts can be used to wake from Sleep. To wake from Sleep, the peripheral must be able to operate without the system clock. The interrupt source must have the appropriate Interrupt Enable bit(s) set prior to entering Sleep. On waking from Sleep, if the GIE bit is also set, the processor will branch to the interrupt vector. Otherwise, the processor will continue executing instructions after the SLEEP instruction. The instruction directly after the SLEEP instruction will always be executed before branching to the ISR. Refer to **Section 8.0 "Power-Down Mode (Sleep)"** for more details. ### 7.4 INT Pin The INT pin can be used to generate an asynchronous edge-triggered interrupt. This interrupt is enabled by setting the INTE bit of the INTCON register. The INTEDG bit of the OPTION\_REG register determines on which edge the interrupt will occur. When the INTEDG bit is set, the rising edge will cause the interrupt. When the INTEDG bit is clear, the falling edge will cause the interrupt. The INTF bit of the INTCON register will be set when a valid edge appears on the INT pin. If the GIE and INTE bits are also set, the processor will redirect program execution to the interrupt vector. ### 7.5 Automatic Context Saving Upon entering an interrupt, the return PC address is saved on the stack. Additionally, the following registers are automatically saved in the shadow registers: - · W register - STATUS register (except for TO and PD) - · BSR register - · FSR registers - · PCLATH register Upon exiting the Interrupt Service Routine, these registers are automatically restored. Any modifications to these registers during the ISR will be lost. If modifications to any of these registers are desired, the corresponding shadow register needs to be modified and the value will be restored when exiting the ISR. The shadow registers are available in Bank 31 and are readable and writable. Depending on the user's application, other registers may also need to be saved. ## 7.6 Register Definitions: Interrupt Control #### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER | R/W-0/0 R-0/0 | |--------------------|---------------------|---------|---------|---------|---------|---------|----------------------| | GIE <sup>(1)</sup> | PEIE <sup>(2)</sup> | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF <sup>(3)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 GIE: Global Interrupt Enable bit<sup>(1)</sup> 1 = Enables all active interrupts 0 = Disables all interrupts bit 6 **PEIE:** Peripheral Interrupt Enable bit<sup>(2)</sup> 1 = Enables all active peripheral interrupts 0 = Disables all peripheral interrupts bit 5 TMR0IE: Timer0 Overflow Interrupt Enable bit 1 = Enables the Timer0 interrupt0 = Disables the Timer0 interrupt bit 4 INTE: INT External Interrupt Enable bit 1 = Enables the INT external interrupt 0 = Disables the INT external interrupt bit 3 **IOCIE:** Interrupt-On-Change Enable bit 1 = Enables the interrupt-on-change 0 = Disables the interrupt-on-change bit 2 TMR0IF: Timer0 Overflow Interrupt Flag bit 1 = TMR0 register has overflowed 0 = TMR0 register has not overflow bit 1 **INTF:** INT External Interrupt Flag bit 1 = The INT external interrupt occurred 0 = The INT external interrupt did not occur bit 0 **IOCIF:** Interrupt-On-Change Interrupt Flag bit<sup>(3)</sup> 1 = When at least one of the interrupt-on-change pins changed state 0 = None of the interrupt-on-change pins have changed state - **Note 1:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE, of the INTCON register. User software must ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. - 2: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. - 3: The IOCIF Flag bit is read-only and cleared when all the Interrupt-On-Change flags in the IOCxF registers have been cleared by software. #### REGISTER 7-2: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|---------------------|---------------------|-----|-----|---------|---------| | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 TMR1GIE: Timer1 Gate Interrupt Enable bit ${\tt 1}$ = Enables the Timer1 gate acquisition interrupt 0 = Disables the Timer1 gate acquisition interrupt bit 6 ADIE: Analog-to-Digital Converter (ADC) Interrupt Enable bit 1 = Enables the ADC interrupt 0 = Disables the ADC interrupt bit 5 RCIE: USART Receive Interrupt Enable bit<sup>(1)</sup> 1 = Enables the USART receive interrupt 0 = Disables the USART receive interrupt bit 4 **TXIE:** USART Transmit Interrupt Enable bit<sup>(1)</sup> 1 = Enables the USART transmit interrupt 0 = Disables the USART transmit interrupt bit 3-2 Unimplemented: Read as '0' bit 1 TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the Timer2 to PR2 match interrupt 0 = Disables the Timer2 to PR2 match interrupt bit 0 TMR1IE: Timer1 Overflow Interrupt Enable bit 1 = Enables the Timer1 overflow interrupt 0 = Disables the Timer1 overflow interrupt Note 1: PIC12(L)F1572 only. 2: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. Note: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. #### REGISTER 7-3: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 | U-0 | U-0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-----|---------|-----|-----|-----|-----|-------| | _ | _ | C1IE | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5 C1IE: Comparator C1 Interrupt Enable bit 1 = Enables the Comparator C1 interrupt0 = Disables the Comparator C1 interrupt bit 4-0 **Unimplemented:** Read as '0' Note: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. ### REGISTER 7-4: PIE3: PERIPHERAL INTERRUPT ENABLE REGISTER 3 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | |-------|---------|---------|---------|-----|-----|-----|-------| | _ | PWM3IE | PWM2IE | PWM1IE | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | | | u = Bit is unchanged | x = Bit is unknown | U = Unimplemented bit, read as '0' | | '1' = Bit is set | '0' = Bit is cleared | -n/n = Value at POR and BOR/Value at all other Resets | | bit 7 | Unimplemented: Read as '0' | |---------|------------------------------------------------------------------------------------------| | bit 6 | PWM3IE: PWM3 Interrupt Enable bit | | | <ul><li>1 = Enables the PWM3 interrupt</li><li>0 = Disables the PWM3 interrupt</li></ul> | | bit 5 | PWM2IE: PWM2 Interrupt Enable bit | | | <ul><li>1 = Enables the PWM2 interrupt</li><li>0 = Disables the PWM2 interrupt</li></ul> | | bit 4 | PWM1IE: PWM1 Interrupt Enable bit | | | <ul><li>1 = Enables the PWM1 interrupt</li><li>0 = Disables the PWM1 interrupt</li></ul> | | bit 3-0 | Unimplemented: Read as '0' | **Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. #### REGISTER 7-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1 | R/W-0/0 | R/W-0/0 | R-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|---------------------|---------------------|-----|-----|---------|---------| | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 TMR1GIF: Timer1 Gate Interrupt Flag bit 1 = Interrupt is pending0 = Interrupt is not pending bit 6 ADIF: ADC Interrupt Flag bit 1 = Interrupt is pending0 = Interrupt is not pending bit 5 RCIF: USART Receive Interrupt Flag bit<sup>(1)</sup> 1 = Interrupt is pending0 = Interrupt is not pending bit 4 **TXIF:** USART Transmit Interrupt Flag bit<sup>(1)</sup> 1 = Interrupt is pending0 = Interrupt is not pending bit 3-2 **Unimplemented:** Read as '0' bit 1 TMR2IF: Timer2 to PR2 Interrupt Flag bit 1 = Interrupt is pending0 = Interrupt is not pending bit 0 TMR1IF: Timer1 Overflow Interrupt Flag bit 1 = Interrupt is pending0 = Interrupt is not pending Note 1: PIC12(L)F1572 only. Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE, of the INTCON register. User software must ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. #### REGISTER 7-6: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2 | U-0 | U-0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | U-0 | |-------|-----|---------|-----|-----|-----|-----|-------| | _ | _ | C1IF | _ | _ | | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5 C1IF: Numerically Controlled Oscillator Flag bit 1 = Interrupt is pending0 = Interrupt is not pending bit 4-0 **Unimplemented:** Read as '0' Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Interrupt Enable bit, GIE, of the INTCON register. User software must ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. #### REGISTER 7-7: PIR3: PERIPHERAL INTERRUPT REQUEST REGISTER 3 | U-0 | R-0/0 | R-0/0 | R-0/0 | U-0 | U-0 | U-0 | U-0 | |-------|-----------------------|-----------------------|-----------------------|-----|-----|-----|-------| | _ | PWM3IF <sup>(1)</sup> | PWM2IF <sup>(1)</sup> | PWM1IF <sup>(1)</sup> | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 **Unimplemented:** Read as '0' bit 6 **PWM3IF:** PWM3 Interrupt Flag bit<sup>(1)</sup> 1 = Interrupt is pending0 = Interrupt is not pending bit 5 **PWM2IF:** PWM2 Interrupt Flag bit<sup>(1)</sup> 1 = Interrupt is pending0 = Interrupt is not pending bit 4 **PWM1IF:** PWM1 Interrupt Flag bit<sup>(1)</sup> 1 = Interrupt is pending0 = Interrupt is not pending bit 3-0 **Unimplemented:** Read as '0' Note 1: These bits are read-only. They must be cleared by addressing the Flag registers inside the module. 2: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit, GIE, of the INTCON register. User software must ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. TABLE 7-1: SUMMARY OF REGISTERS ASSOCIATED WITH INTERRUPTS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |------------|---------|--------|---------------------|---------------------|-------|---------|--------|--------|------------------| | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | OPTION_REG | WPUEN | INTEDG | TMR0CS | TMR0SE | PSA | PS<2:0> | | | 144 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIE2 | _ | - | C1IE | | _ | _ | | _ | 70 | | PIE3 | | PWM3IE | PWM2IE | PWM1IE | _ | _ | I | _ | 71 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | PIR2 | | | C1IF | | _ | _ | | _ | 73 | | PIR3 | _ | PWM3IF | PWM2IF | PWM1IF | _ | _ | _ | _ | 74 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by interrupts. **Note 1:** PIC12(L)F1572 only. ### 8.0 POWER-DOWN MODE (SLEEP) The Power-Down mode is entered by executing a SLEEP instruction. Upon entering Sleep mode, the following conditions exist: - WDT will be cleared but keeps running if enabled for operation during Sleep. - 2. PD bit of the STATUS register is cleared. - 3. TO bit of the STATUS register is set. - 4. CPU clock is disabled. - 31 kHz LFINTOSC is unaffected and peripherals that operate from it may continue operation in Sleep. - Timer1 and peripherals that operate from Timer1 continue operation in Sleep when the Timer1 clock source selected is: - LFINTOSC - T1CKI - · Timer1 oscillator - ADC is unaffected if the dedicated FRC oscillator is selected. - 8. I/O ports maintain the status they had before SLEEP was executed (driving high, low or high-impedance). - Resets other than WDT are not affected by Sleep mode. Refer to individual chapters for more details on peripheral operation during Sleep. To minimize current consumption, the following conditions must be considered: - · I/O pins must not be floating - External circuitry sinking current from I/O pins - · Internal circuitry sourcing current from I/O pins - · Current draw from pins with internal weak pull-ups - · Modules using 31 kHz LFINTOSC - CWG module using HFINTOSC I/O pins that are high-impedance inputs must be pulled to VDD or Vss externally to avoid switching currents caused by floating inputs. Examples of internal circuitry that might be sourcing current include the FVR module. See **Section 13.0 "Fixed Voltage Reference (FVR)"** for more information on this module. #### 8.1 Wake up from Sleep The device can wake up from Sleep through one of the following events: - 1. External Reset input on MCLR pin if enabled. - 2. BOR Reset if enabled. - 3. POR Reset. - 4. Watchdog Timer if enabled. - 5. Any external interrupt. - Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information). The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to Section 6.12 "Determining the Cause of a Reset". When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user may have a NOP after the SLEEP instruction. The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up. #### 8.1.1 WAKE UP USING INTERRUPTS When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur: - If the interrupt occurs before the execution of a SLEEP instruction: - SLEEP instruction will execute as a NOP. - WDT and WDT prescaler will not be cleared - TO bit of the STATUS register will not be set - PD bit of the STATUS register will not be cleared. - If the interrupt occurs during or after the execution of a SLEEP instruction: - SLEEP instruction will be completely executed - Device will immediately wake up from Sleep - WDT and WDT prescaler will be cleared - $\overline{\text{TO}}$ bit of the STATUS register will be set - PD bit of the STATUS register will be cleared Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the $\overline{PD}$ bit. If the $\overline{PD}$ bit is set, the SLEEP instruction was executed as a NOP. #### FIGURE 8-1: WAKE UP FROM SLEEP THROUGH INTERRUPT Note 1: External Clock. High, Medium, Low mode assumed. - 2: CLKOUT is shown here for timing reference - 3: Tost = 1024 Tosc. This delay does not apply to EC, RC and INTOSC Oscillator modes or Two-Speed Start-up (if available). - 4: GIE = 1 assumed. In this case, after wake-up, the processor calls the ISR at 0004h. If GIE = 0, execution will continue in-line. ### 8.2 Low-Power Sleep Mode This device contains an internal Low Dropout (LDO) voltage regulator, which allows the device I/O pins to operate at voltages up to 5.5V while the internal device logic operates at a lower voltage. The LDO and its associated reference circuitry must remain active when the device is in Sleep mode. Low-Power Sleep mode allows the user to optimize the operating current in Sleep. Low-Power Sleep mode can be selected by setting the VREGPM bit of the VREGCON register, which puts the LDO and reference circuitry in a low-power state whenever the device is in Sleep. # 8.2.1 SLEEP CURRENT VS. WAKE-UP TIME In the default operating mode, the LDO and reference circuitry remain in the normal configuration while in Sleep. The device is able to exit Sleep mode quickly since all circuits remain active. In Low-Power Sleep mode, when waking up from Sleep, an extra delay time is required for these circuits to return to the normal configuration and stabilize. The Low-Power Sleep mode is beneficial for applications that stay in Sleep mode for long periods of time. The normal mode is beneficial for applications that need to wake from Sleep quickly and frequently. #### 8.2.2 PERIPHERAL USAGE IN SLEEP Some peripherals that can operate in Sleep mode will not operate properly with the Low-Power Sleep mode selected. The LDO will remain in the Normal Power mode when those peripherals are enabled. The Low-Power Sleep mode is intended for use with these peripherals: - · Brown-out Reset (BOR) - · Watchdog Timer (WDT) - External interrupt pin/interrupt-on-change pins - Timer1 (with external clock source) The Complementary Waveform Generator (CWG) module can utilize the HFINTOSC oscillator as either a clock source or as an input source. Under certain conditions, when the HFINTOSC is selected for use with the CWG module, the HFINTOSC will remain active during Sleep. This will have a direct effect on the Sleep mode current. Refer to Section 23.10 "Operation During Sleep" for more information. Note: The PIC12LF1571/2 does not have a configurable Low-Power Sleep mode. PIC12LF1571/2 is an unregulated device and is always in the lowest power state when in Sleep with no wake-up time penalty. This device has a lower maximum VDD and I/O voltage than the PIC12F1571/2. See Section 26.0 "Electrical Specifications" for more information. ### 8.3 Register Definitions: Voltage Regulator Control ### REGISTER 8-1: VREGCON: VOLTAGE REGULATOR CONTROL REGISTER<sup>(1)</sup> | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-1/1 | |-------|-----|-----|-----|-----|-----|---------|----------| | _ | | _ | - | | | VREGPM | Reserved | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-2 **Unimplemented:** Read as '0' bit 1 VREGPM: Voltage Regulator Power Mode Selection bit 1 = Low-Power Sleep mode enabled in Sleep<sup>(2)</sup> Draws lowest current in Sleep, slower wake-up. 0 = Normal Power mode enabled in Sleep<sup>(2)</sup> Draws higher current in Sleep, faster wake-up. bit 0 Reserved: Read as '1', maintain this bit set Note 1: PIC12F1571/2 only. 2: See Section 26.0 "Electrical Specifications" TABLE 8-1: SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on<br>Page | |--------|---------|--------|---------------------|---------------------|-----------|--------|--------|--------|---------------------| | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | IOCAF | | 1 | IOCAF5 | IOCAF4 | IOCAF3 | IOCAF2 | IOCAF1 | IOCAF0 | 112 | | IOCAN | _ | _ | IOCAN5 | IOCAN4 | IOCAN3 | IOCAN2 | IOCAN1 | IOCAN0 | 111 | | IOCAP | _ | _ | IOCAP5 | IOCAP4 | IOCAP3 | IOCAP2 | IOCAP1 | IOCAP0 | 111 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIE2 | _ | _ | C1IE | _ | _ | _ | _ | _ | 70 | | PIE3 | _ | PWM3IE | PWM2IE | PWM1IE | _ | _ | _ | _ | 71 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | PIR2 | _ | _ | C1IF | _ | _ | _ | _ | _ | 73 | | PIR3 | _ | PWM3IF | PWM2IF | PWM1IF | _ | _ | _ | _ | 74 | | STATUS | | | | TO | PD | Z | DC | С | 17 | | WDTCON | _ | _ | | | VDTPS<4:0 | > | | SWDTEN | 81 | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used in Power-Down mode. Note 1: PIC12(L)F1572 only. ### 9.0 WATCHDOG TIMER (WDT) The Watchdog Timer is a system timer that generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The Watchdog Timer is typically used to recover the system from unexpected events. The WDT has the following features: - · Independent clock source - Multiple operating modes: - WDT is always on - WDT is off when in Sleep - WDT is controlled by software - WDT is always off - Configurable time-out period is from 1 ms to 256 seconds (nominal) - · Multiple Reset conditions - · Operation during Sleep FIGURE 9-1: WATCHDOG TIMER BLOCK DIAGRAM #### 9.1 Independent Clock Source The WDT derives its time base from the 31 kHz LFINTOSC internal oscillator. Time intervals in this section are based on a nominal interval of 1 ms. See **Section 26.0 "Electrical Specifications"** for the LFINTOSC tolerances. ### 9.2 WDT Operating Modes The Watchdog Timer module has four operating modes controlled by the WDTE<1:0> bits in the Configuration Words. See Table 9-1. #### 9.2.1 WDT IS ALWAYS ON When the WDTEx bits of the Configuration Words are set to '11', the WDT is always on. WDT protection is active during Sleep. #### 9.2.2 WDT IS OFF IN SLEEP When the WDTEx bits of the Configuration Words are set to '10', the WDT is on, except in Sleep. WDT protection is not active during Sleep. #### 9.2.3 WDT CONTROLLED BY SOFTWARE When the WDTEx bits of the Configuration Words are set to '01', the WDT is controlled by the SWDTEN bit of the WDTCON register. WDT protection is unchanged by Sleep. See Table 9-1 for more details. TABLE 9-1: WDT OPERATING MODES | WDTE<1:0> | SWDTEN | Device<br>Mode | WDT<br>Mode | |-----------|--------|----------------|-------------| | 11 | X | Х | Active | | 1.0 | v | Awake | Active | | 10 | X | Sleep | Disabled | | 01 | 1 | Х | Active | | 01 | 0 | Х | Disabled | | 00 | X | Х | Disabled | #### 9.3 Time-out Period The WDTPS<4:0> bits of the WDTCON register set the time-out period from 1 ms to 256 seconds (nominal). After a Reset, the default time-out period is two seconds. #### 9.4 Clearing the WDT The WDT is cleared when any of the following conditions occur: - · Any Reset - CLRWDT instruction is executed - · Device enters Sleep - · Device wakes up from Sleep - · Oscillator fails - · WDT is disabled - · Oscillator Start-up Timer (OST) is running See Table 9-2 for more information. ### 9.5 Operation During Sleep When the device enters Sleep, the WDT is cleared. If the WDT is enabled during Sleep, the WDT resumes counting. When the device exits Sleep, the WDT is cleared again. The WDT remains clear until the OST, if enabled, completes. See **Section 5.0 "Oscillator Module"** for more information on the OST. When a WDT time-out occurs while the device is in Sleep, no Reset is generated. Instead, the device wakes up and resumes operation. The TO and PD bits in the STATUS register are changed to indicate the event. The RWDT bit in the PCON register can also be used. See Section 3.0 "Memory Organization" for more information. TABLE 9-2: WDT CLEARING CONDITIONS | Conditions | WDT | | | |----------------------------------------------------------|------------------------------|--|--| | WDTE<1:0> = 00 | | | | | WDTE<1:0> = 01 and SWDTEN = 0 | | | | | WDTE<1:0> = 10 and enter Sleep | Cleared | | | | CLRWDT Command | Cleared | | | | Oscillator Fail Detected | | | | | Exit Sleep + System Clock = T1OSC, EXTRC, INTOSC, EXTCLK | | | | | Exit Sleep + System Clock = XT, HS, LP | Cleared until the end of OST | | | | Change INTOSC divider (IRCF<3:0> bits) | Unaffected | | | ### 9.6 Register Definitions: Watchdog Control Legend: R = Readable bit u = Bit is unchanged #### REGISTER 9-1: WDTCON: WATCHDOG TIMER CONTROL REGISTER W = Writable bit x = Bit is unknown | U-0 | U-0 | R/W-0/0 | R/W-1/1 | R/W-0/0 | R/W-1/1 | R/W-1/1 | R/W-0/0 | |-------|-----|---------|---------|------------|---------|---------|---------| | _ | _ | | | WDTPS<4:0> | > | | SWDTEN | | bit 7 | | | | | | | bit 0 | U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 Unimplemented: Read as '0' WDTPS<4:0>: Watchdog Timer Period Select bits(1) bit 5-1 Bit Value = Prescale Rate 11111 = Reserved; results in minimum interval (1:32) 10011 = Reserved; results in minimum interval (1:32) $10010 = 1:8388608 (2^{23}) (Interval 256s nominal)$ $10001 = 1:4194304 (2^{22}) (Interval 128s nominal)$ $10000 = 1:2097152 (2^{21}) (Interval 64s nominal)$ 01111 = 1:1048576 (2<sup>20</sup>) (Interval 32s nominal) 01111 = 1:524288 (2<sup>19</sup>) (Interval 16s nominal) 01101 = 1:262144 (2<sup>18</sup>) (Interval 8s nominal) $01100 = 1:131072 (2^{17}) (Interval 4s nominal)$ 01011 = 1:65536 (Interval 2s nominal) (Reset value) 01010 = 1:32768 (Interval 1s nominal) 01001 = 1:16384 (Interval 512 ms nominal) 01000 = 1:8192 (Interval 256 ms nominal) 00111 = 1:4096 (Interval 128 ms nominal) 00110 = 1:2048 (Interval 64 ms nominal) 00101 = 1:1024 (Interval 32 ms nominal) 00100 = 1:512 (Interval 16 ms nominal) 00011 = 1:256 (Interval 8 ms nominal) 00010 = 1:128 (Interval 4 ms nominal) 00001 = 1:64 (Interval 2 ms nominal) 00000 = 1:32 (Interval 1 ms nominal) bit 0 SWDTEN: Software Enable/Disable for Watchdog Timer bit If WDTE<1:0> = 1x: This bit is ignored. If WDTE<1:0> = 01: 1 = WDT is turned on 0 = WDT is turned off If WDTE<1:0> = 00: This bit is ignored. Note 1: Times are approximate. WDT time is based on 31 kHz LFINTOSC. TABLE 9-3: SUMMARY OF REGISTERS ASSOCIATED WITH WATCHDOG TIMER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|--------|--------|------------|-------|-------|-------|----------|--------|------------------| | OSCCON | SPLLEN | | IRCF<3:0> | | | | SCS<1:0> | | 51 | | PCON | STKOVF | STKUNF | _ | RWDT | RMCLR | RI | POR | BOR | 61 | | STATUS | _ | _ | _ | TO | PD | Z | DC | С | 17 | | WDTCON | _ | _ | WDTPS<4:0> | | | | | SWDTEN | 81 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the Watchdog Timer. TABLE 9-4: SUMMARY OF CONFIGURATION WORD WITH WATCHDOG TIMER | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | |---------|------|---------|---------|----------|----------|----------|----------|---------|---------|------------------| | CONFIG1 | 13:8 | _ | _ | _ | _ | CLKOUTEN | BORE | N<1:0> | _ | 40 | | | 7:0 | CP | MCLRE | PWRTE | WDT | E<1:0> | _ | FOSC | <1:0> | | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the Watchdog Timer. ### 10.0 FLASH PROGRAM MEMORY CONTROL The Flash program memory is readable and writable during normal operation over the full VDD range. Program memory is indirectly addressed using Special Function Registers (SFRs). The SFRs used to access program memory are: - PMCON1 - PMCON2 - PMDATL - PMDATH - PMADRL - PMADRH When accessing the program memory, the PMDATH:PMDATL register pair forms a 2-byte word that holds the 14-bit data for read/write, and the PMADRH:PMADRL register pair forms a 2-byte word that holds the 15-bit address of the program memory location being read. The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump. The Flash program memory can be protected in two ways; by code protection (CP bit in the Configuration Words) and write protection (WRT<1:0> bits in the Configuration Words). Code protection $(\overline{CP}=0)$ disables access, reading and writing, to the Flash program memory via external device programmers. Code protection does not affect the self-write and erase functionality. Code protection can only be reset by a device programmer performing a bulk erase to the device, clearing all Flash program memory, Configuration bits and User IDs.<sup>(1)</sup> Write protection prohibits self-write and erase to a portion or all of the Flash program memory as defined by the bits WRT<1:0>. Write protection does not affect a device programmers ability to read, write or erase the device. Note 1: Code protection of the entire Flash program memory array is enabled by clearing the $\overline{\mathsf{CP}}$ bit of the Configuration Words. ### 10.1 PMADRL and PMADRH Registers The PMADRH:PMADRL register pair can address up to a maximum of 16K words of program memory. When selecting a program address value, the MSB of the address is written to the PMADRH register and the LSB is written to the PMADRL register. ### 10.1.1 PMCON1 AND PMCON2 REGISTERS PMCON1 is the control register for Flash program memory accesses. Control bits, RD and WR, initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared by hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation. The WREN bit, when set, will allow a write operation to occur. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and execute the appropriate error handling routine. The PMCON2 register is a write-only register. Attempting to read the PMCON2 register will return all '0's. To enable writes to the program memory, a specific pattern (the unlock sequence), must be written to the PMCON2 register. The required unlock sequence prevents inadvertent writes to the program memory write latches and Flash program memory. #### 10.2 Flash Program Memory Overview It is important to understand the Flash program memory structure for erase and programming operations. Flash program memory is arranged in rows. A row consists of a fixed number of 14-bit program memory words. A row is the minimum size that can be erased by user software. After a row has been erased, the user can reprogram all or a portion of this row. Data to be written into the program memory row is written to 14-bit wide data write latches. These write latches are not directly accessible to the user, but may be loaded via sequential writes to the PMDATH:PMDATL register pair. Note: If the user wants to modify only a portion of a previously programmed row, then the contents of the entire row must be read and saved in RAM prior to the erase. Then, new data and retained data can be written into the write latches to reprogram the row of Flash program memory. However, any unprogrammed locations can be written without first erasing the row. In this case, it is not necessary to save and rewrite the other previously programmed locations. See Table 10-1 for erase row size and the number of write latches for Flash program memory. TABLE 10-1: FLASH MEMORY ORGANIZATION BY DEVICE | Device | Row Erase<br>(words) | Write<br>Latches<br>(words) | | |---------------|----------------------|-----------------------------|--| | PIC12(L)F1571 | 16 | 16 | | | PIC12(L)F1572 | 10 | 10 | | # 10.2.1 READING THE FLASH PROGRAM MEMORY To read a program memory location, the user must: - 1. Write the desired address to the PMADRH:PMADRL register pair. - 2. Clear the CFGS bit of the PMCON1 register. - 3. Then, set control bit, RD, of the PMCON1 register. Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF PMCON1, RD" instruction to be ignored. The data is available in the very next cycle in the PMDATH:PMDATL register pair; therefore, it can be read as two bytes in the following instructions. The PMDATH:PMDATL register pair will hold this value until another read or until it is written to by the user. Note: The two instructions following a program memory read are required to be NOPs. This prevents the user from executing a two-cycle instruction on the next instruction after the RD bit is set. # FIGURE 10-1: FLASH PROGRAM MEMORY READ FLOWCHART #### **EXAMPLE 10-1: FLASH PROGRAM MEMORY READ** ``` * This code block will read 1 word of program memory at the memory address: PROG ADDR HI : PROG ADDR LO data will be returned in the variables; PROG DATA HI, PROG DATA LO BANKSEL PMADRL ; Select Bank for PMCON registers MOVLW PROG ADDR LO MOVWF PMADRL ; Store LSB of address W.TVOM PROG ADDR HI MOVWF PMADRH ; Store MSB of address PMCON1, CFGS BCF ; Do not select Configuration Space BSF PMCON1,RD ; Initiate read NOP ; Ignored (Figure 10-2) ; Ignored (Figure 10-2) NOP MOVF PMDATL, W ; Get LSB of word ; Store in user location PROG_DATA_LO MOVWF MOVF PMDATH,W ; Get MSB of word MOVWF PROG DATA HI ; Store in user location ``` # 10.2.2 FLASH MEMORY UNLOCK SEQUENCE The unlock sequence is a mechanism that protects the Flash program memory from unintended self-write programming or erasing. The sequence must be executed and completed without interruption to successfully complete any of the following operations: - · Row erase - · Load program memory write latches - Write of program memory write latches to program memory - Write of program memory write latches to User IDs The unlock sequence consists of the following steps: - 1. Write 55h to PMCON2 - 2. Write AAh to PMCON2 - 3. Set the WR bit in PMCON1 - 4. NOP instruction - 5. NOP instruction Once the WR bit is set, the processor will always force two ${\tt NOP}$ instructions. When an erase row or program row operation is being performed, the processor will stall internal operations (typical 2 ms), until the operation is complete and then resume with the next instruction. When the operation is loading the program memory write latches, the processor will always force the two ${\tt NOP}$ instructions and continue uninterrupted with the next instruction. Since the unlock sequence must not be interrupted, global interrupts must be disabled prior to the unlock sequence and re-enabled after the unlock sequence is completed. FIGURE 10-3: FLASH PROGRAM MEMORY UNLOCK SEQUENCE FLOWCHART # 10.2.3 ERASING FLASH PROGRAM MEMORY While executing code, program memory can only be erased by rows. To erase a row: - Load the PMADRH:PMADRL register pair with any address within the row to be erased. - 2. Clear the CFGS bit of the PMCON1 register. - 3. Set the FREE and WREN bits of the PMCON1 register. - 4. Write 55h, then AAh, to PMCON2 (Flash programming unlock sequence). - 5. Set control bit, WR, of the PMCON1 register to begin the erase operation. #### See Example 10-2. After the BSF PMCON1, WR instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms erase time. This is not Sleep mode as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the PMCON1 write instruction. FIGURE 10-4: FLASH PROGRAM MEMORY ERASE FLOWCHART #### EXAMPLE 10-2: ERASING ONE ROW OF PROGRAM MEMORY ``` ; This row erase routine assumes the following: ; 1. A valid address within the erase row is loaded in ADDRH:ADDRL ; 2. ADDRH and ADDRL are located in shared data memory 0x70 - 0x7F (common RAM) BCF INTCON, GIE ; Disable ints so required sequences will execute properly BANKSEL PMADRL MOVF ADDRL,W ; Load lower 8 bits of erase address boundary MOVWF PMADRL MOVF ADDRH,W ; Load upper 6 bits of erase address boundary MOVWF PMADRH PMCON1, CFGS ; Not configuration space BCF PMCON1, FREE ; Specify an erase operation BSF PMCON1, WREN ; Enable writes BSF MOVLW 55h ; Start of required sequence to initiate erase MOVWF PMCON2 ; Write 55h MOVLW 0AAh MOVWF PMCON2 ; Write AAh BSF PMCON1,WR ; Set WR bit to begin erase NOP ; NOP instructions are forced as processor starts ; row erase of program memory. NOP ; The processor stalls until the erase process is complete ; after erase processor continues with 3rd instruction BCF PMCON1, WREN ; Disable writes INTCON, GIE BSF ; Enable interrupts ``` ### 10.2.4 WRITING TO FLASH PROGRAM MEMORY Program memory is programmed using the following steps: - Load the address in PMADRH:PMADRL of the row to be programmed. - 2. Load each write latch with data. - 3. Initiate a programming operation. - 4. Repeat Steps 1 through 3 until all data is written. Before writing to program memory, the word(s) to be written must be erased or previously unwritten. Program memory can only be erased one row at a time. No automatic erase occurs upon the initiation of the write. Program memory can be written one or more words at a time. The maximum number of words written at one time is equal to the number of write latches. See Figure 10-5 (row writes to program memory with 16 write latches) for more details. The write latches are aligned to the Flash row address boundary defined by the upper 11 bits of PMADRH:PMADRL (PMADRH<6:0>:PMADRL<7:4>), with the lower 4 bits of PMADRL (PMADRL<3:0>) determining the write latch being loaded. Write operations do not cross these boundaries. At the completion of a program memory write operation, the data in the write latches is reset to contain 0x3FFF. The following steps must be completed to load the write latches and program a row of program memory. These steps are divided into two parts. First, each write latch is loaded with data from the PMDATH:PMDATL using the unlock sequence with LWLO = 1. When the last word to be loaded into the write latch is ready, the LWLO bit is cleared and the unlock sequence executed. This initiates the programming operation, writing all the latches into Flash program memory. Note: The special unlock sequence is required to load a write latch with data or initiate a Flash programming operation. If the unlock sequence is interrupted, writing to the latches or program memory will not be initiated. - 1. Set the WREN bit of the PMCON1 register. - 2. Clear the CFGS bit of the PMCON1 register. - 3. Set the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '1', the write sequence will only load the write latches and will not initiate the write to Flash program memory. - 4. Load the PMADRH:PMADRL register pair with the address of the location to be written. - 5. Load the PMDATH:PMDATL register pair with the program memory data to be written. - Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The write latch is now loaded. - 7. Increment the PMADRH:PMADRL register pair to point to the next location. - 8. Repeat Steps 5 through 7 until all but the last write latch has been loaded. - Clear the LWLO bit of the PMCON1 register. When the LWLO bit of the PMCON1 register is '0', the write sequence will initiate the write to Flash program memory. - 10. Load the PMDATH:PMDATL register pair with the program memory data to be written. - Execute the unlock sequence (Section 10.2.2 "Flash Memory Unlock Sequence"). The entire program memory latch content is now written to Flash program memory. Note: The program memory write latches are reset to the Blank state (0x3FFF) at the completion of every write or erase operation. As a result, it is not necessary to load all the program memory write latches. Unloaded latches will remain in the Blank state. An example of the complete write sequence is shown in Example 10-3. The initial address is loaded into the PMADRH:PMADRL register pair; the data is loaded using Indirect Addressing. #### **EXAMPLE 10-3: WRITING TO FLASH PROGRAM MEMORY** ``` ; This write routine assumes the following: ; 1. 32 bytes of data are loaded, starting at the address in DATA ADDR ; 2. Each word of data to be written is made up of two adjacent bytes in DATA ADDR, ; stored in little endian format ; 3. A valid starting address (the Least Significant bits = 00000) is loaded in ADDRH:ADDRL ; 4. ADDRH and ADDRL are located in shared data memory 0x70 - 0x7F (common RAM) BCF INTCON, GIE ; Disable ints so required sequences will execute properly ; Bank 3 BANKSEL PMADRH MOVF ADDRH,W ; Load initial address MOVWF PMADRH MOVF ADDRL, W MOVWF PMADRL LOW DATA ADDR ; Load initial data address MOVIW FSR0L MOVWF HIGH DATA ADDR ; Load initial data address MOVIW MOVWF FSR0H PMCON1, CFGS BCF ; Not configuration space PMCON1, WREN ; Enable writes BSF BSF PMCON1, LWLO ; Only Load Write Latches LOOP FSR0++ PMDATL MOVIW ; Load first data byte into lower MOVWF MOVIW FSR0++ ; Load second data byte into upper MOVWF PMDATH PMADRL,W MOVF ; Check if lower bits of address are '00000' 0x1F XORLW ; Check if we're on the last of 16 addresses ANDLW 0x1F STATUS, Z ; Exit if last of 16 words, BTFSC GOTO START WRITE MOVLW 55h ; Start of required write sequence: MOVWF PMCON2 ; Write 55h Required Sequence MOVLW 0AAh MOVWF PMCON2 ; Write AAh BSF PMCON1,WR ; Set WR bit to begin write NOP ; NOP instructions are forced as processor ; loads program memory write latches NOP PMADRI.F ; Still loading latches Increment address TNCF GOTO LOOP ; Write next latches START WRITE BCF PMCON1, LWLO ; No more loading latches - Actually start Flash program ; memory write MOVLW 55h ; Start of required write sequence: MOVWF PMCON2 ; Write 55h Required Sequence MOVLW 0AAh ; Write AAh MOVWF PMCON2 BSF PMCON1,WR ; Set WR bit to begin write NOP ; NOP instructions are forced as processor writes ; all the program memory write latches simultaneously NOP ; to program memory. ; After NOPs, the processor ; stalls until the self-write process in complete ; after write processor continues with 3rd instruction BCF PMCON1,WREN ; Disable writes BSF INTCON, GIE ; Enable interrupts ``` ### 10.3 Modifying Flash Program Memory When modifying existing data in a program memory row, and data within that row must be preserved, it must first be read and saved in a RAM image. Program memory is modified using the following steps: - Load the starting address of the row to be modified. - Read the existing data from the row into a RAM image. - 3. Modify the RAM image to contain the new data to be written into program memory. - 4. Load the starting address of the row to be rewritten. - 5. Erase the program memory row. - Load the write latches with data from the RAM image. - 7. Initiate a programming operation. FIGURE 10-7: FLASH PROGRAM MEMORY MODIFY FLOWCHART # 10.4 User ID, Device ID and Configuration Word Access Instead of accessing program memory, the User IDs, Device ID/Revision ID and Configuration Words can be accessed when CFGS = 1 in the PMCON1 register. This is the region that would be pointed to by PC<15> = 1, but not all addresses are accessible. Different access may exist for reads and writes. Refer to Table 10-2. When read access is initiated on an address outside the parameters listed in Table 10-2, the PMDATH:PMDATL register pair is cleared, reading back '0's. #### TABLE 10-2: USER ID, DEVICE ID AND CONFIGURATION WORD ACCESS (CFGS = 1) | Address | Address Function | | Write Access | |-------------|-----------------------------|-----|--------------| | 8000h-8003h | User IDs | Yes | Yes | | 8006h/8005h | Device ID/Revision ID | Yes | No | | 8007h-8008h | Configuration Words 1 and 2 | Yes | No | #### **EXAMPLE 10-4: CONFIGURATION WORD AND DEVICE ID ACCESS** ``` * This code block will read 1 word of program memory at the memory address: PROG ADDR LO (must be 00h-08h) data will be returned in the variables; PROG DATA HI, PROG DATA LO ; Select correct Bank MOVLW PROG_ADDR_LO ; MOVWF PMADRL PMADRL ; Store LSB of address CLRF PMADRH ; Clear MSB of address PMCON1, CFGS ; Select Configuration Space INTCON, GIE ; Disable interrupts BSF BCF PMCON1, RD ; Initiate read NOP ; Executed (See Figure 10-2) NOP ; Ignored (See Figure 10-2) BSF INTCON, GIE ; Restore interrupts MOVF PMDATL, W PROG_DATA_LO ; Get LSB of word MOVWF ; Store in user location MOVF PMDATH, W ; Get MSB of word PROG_DATA HI MOVWF ; Store in user location ``` ### 10.5 Write Verify It is considered good programming practice to verify that program memory writes agree with the intended value. Since program memory is stored as a full page then the stored program memory contents are compared with the intended data stored in RAM after the last write is complete. FIGURE 10-8: FLASH PROGRAM MEMORY VERIFY FLOWCHART ### 10.6 Register Definitions: Flash Program Memory Control #### REGISTER 10-1: PMDATL: PROGRAM MEMORY DATA LOW BYTE REGISTER | R/W-x/u |------------|---------|---------|---------|---------|---------|---------|---------| | PMDAT<7:0> | | | | | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 PMDAT<7:0>: Read/Write Value for Least Significant bits of Program Memory bits #### REGISTER 10-2: PMDATH: PROGRAM MEMORY DATA HIGH BYTE REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|-------------------|---------|---------|---------| | _ | _ | | | PMDA <sup>*</sup> | T<13:8> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-0 PMDAT<13:8>: Read/Write Value for Most Significant bits of Program Memory bits #### REGISTER 10-3: PMADRL: PROGRAM MEMORY ADDRESS LOW BYTE REGISTER | R/W-0/0 |---------|---------|---------|---------|---------|---------|---------|---------| | | | | PMAD | R<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 PMADR<7:0>: Specifies Least Significant bits for Program Memory Address bits #### REGISTER 10-4: PMADRH: PROGRAM MEMORY ADDRESS HIGH BYTE REGISTER | U-1 | R/W-0/0 |-------|---------|---------|---------|------------|---------|---------|---------| | (1) | | | | PMADR<14:8 | 3> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 Unimplemented: Read as '1'(1) bit 6-0 PMADR<14:8>: Specifies the Most Significant bits for Program Memory Address bits Note 1: Unimplemented, read as '1'. #### REGISTER 10-5: PMCON1: PROGRAM MEMORY CONTROL 1 REGISTER | U-1 | R/W-0/0 | R/W-0/0 | R/W/HC-0/0 | R/W/HC-x/q <sup>(2)</sup> | R/W-0/0 | R/S/HC-0/0 | R/S/HC-0/0 | |-------|---------|---------------------|------------|---------------------------|---------|------------|------------| | (1) | CFGS | LWLO <sup>(3)</sup> | FREE | WRERR | WREN | WR | RD | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' S = Bit can only be set x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared HC = Hardware Clearable bit bit 7 **Unimplemented:** Read as '1'(1) bit 6 **CFGS:** Configuration Select bit 1 = Accesses Configuration, User ID and Device ID registers 0 = Accesses Flash program memory bit 5 **LWLO:** Load Write Latches Only bit<sup>(3)</sup> 1 = Only the addressed program memory write latch is loaded/updated on the next WR command 0 = The addressed program memory write latch is loaded/updated and a write of all program memory write latches will be initiated on the next WR command bit 4 FREE: Program Flash Erase Enable bit 1 = Performs an erase operation on the next WR command (hardware cleared upon completion) 0 = Performs a write operation on the next WR command bit 3 **WRERR:** Program/Erase Error Flag bit<sup>(2)</sup> 1 = Condition indicates an improper program or erase sequence attempt or termination (bit is set automatically on any set attempt (writes '1') of the WR bit) 0 = The program or erase operation completed normally bit 2 WREN: Program/Erase Enable bit 1 = Allows program/erase cycles 0 = Inhibits programming/erasing of program Flash bit 1 WR: Write Control bit 1 = Initiates a program Flash program/erase operation The operation is self-timed and the bit is cleared by hardware once operation is complete. The WR bit can only be set (not cleared) in software. 0 = Program/erase operation to the Flash is complete and inactive bit 0 RD: Read Control bit 1 = Initiates a program Flash read Read takes one cycle. RD is cleared in hardware. The RD bit can only be set (not cleared) in software. 0 = Does not initiate a program Flash read Note 1: Unimplemented bit, read as '1'. 2: The WRERR bit is automatically set by hardware when a program memory write or erase operation is started (WR = 1). **3:** The LWLO bit is ignored during a program memory erase operation (FREE = 1). #### REGISTER 10-6: PMCON2: PROGRAM MEMORY CONTROL 2 REGISTER | W-0/0 |-------|-------|-------|-------------|----------------|-------|-------|-------| | | | Prog | gram Memory | Control Regist | er 2 | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit S = Bit can only be set x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets ### bit 7-0 Flash Memory Unlock Pattern bits To unlock writes, a 55h must be written first, followed by an AAh, before setting the WR bit of the PMCON1 register. The value written to this register is used to unlock the writes. There are specific timing requirements on these writes. TABLE 10-3: SUMMARY OF REGISTERS ASSOCIATED WITH FLASH PROGRAM MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|-----------------------------------|-----------------|--------|-------|---------|--------|-------|-------|------------------| | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PMCON1 | (1) | CFGS | LWLO | FREE | WRERR | WREN | WR | RD | 98 | | PMCON2 | Program Memory Control Register 2 | | | | | | | 99 | | | PMADRL | | | | PMADE | RL<7:0> | | | | 97 | | PMADRH | (1) | (1) PMADRH<6:0> | | | | | | | 97 | | PMDATL | PMDATL<7:0> | | | | | | 96 | | | | PMDATH | | _ | | | PMDAT | H<5:0> | | | 96 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Flash program memory. Note 1: Unimplemented, read as '1'. TABLE 10-4: SUMMARY OF CONFIGURATION WORD WITH FLASH PROGRAM MEMORY | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | |---------|------|---------|---------|----------|----------|----------|----------|---------|---------|------------------| | CONFIG1 | 13:8 | 1 | _ | _ | 1 | CLKOUTEN | BORE | N<1:0> | 1 | 40 | | CONFIG | 7:0 | CP | MCLRE | PWRTE | WDT | E<1:0> | - | FOSC | <1:0> | 40 | | CONFIG2 | 13:8 | _ | _ | LVP | DEBUG | LPBOR | BORV | STVREN | PLLEN | 41 | | CONFIG2 | 7:0 | _ | _ | _ | _ | _ | _ | WRT | <1:0> | 41 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Flash program memory. ### 11.0 I/O PORTS Each port has three standard registers for its operation. These registers are: - · TRISx registers (Data Direction) - PORTx registers (reads the levels on the pins of the device) - LATx registers (Output Latch) - INLVLx (Input Level Control) - ODCONx registers (Open-Drain Control) - SLRCONx registers (Slew Rate Control) Some ports may have one or more of the following additional registers. These registers are: - ANSELx (Analog Select) - · WPUx (Weak Pull-up) In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output. However, the pin can still be read. TABLE 11-1: PORT AVAILABILITY PER DEVICE | Device | PORTA | |---------------|-------| | PIC12(L)F1571 | • | | PIC12(L)F1572 | • | The Data Latch (LATx registers) is useful for Read-Modify-Write operations on the value that the I/O pins are driving. A write operation to the LATx register has the same effect as a write to the corresponding PORTx register. A read of the LATx register reads the values held in the I/O port latches, while a read of the PORTx register reads the actual I/O pin value. Ports that support analog inputs have an associated ANSELx register. When an ANSELx bit is set, the digital input buffer associated with that bit is disabled. Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 11-1. FIGURE 11-1: GENERIC I/O PORT OPERATION #### 11.1 **Alternate Pin Function** The Alternate Pin Function Control (APFCON) register is used to steer specific peripheral input and output functions between different pins. The APFCON register is shown in Register 11-1. For this device family, the following functions can be moved between different pins. - RX/DT - TX/CK - CWGOUTA - CWGOUTB - PWM2 - PWM1 These bits have no effect on the values of any TRISx register. PORTx and TRISx overrides will be routed to the correct pin. The unselected pin will be unaffected. #### 11.2 **Register Definitions: Alternate Pin Function Control** #### REGISTER 11-1: APFCON: ALTERNATE PIN FUNCTION CONTROL REGISTER | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |---------|---------|---------|-----|---------|---------|---------|---------| | RXDTSEL | CWGASEL | CWGBSEL | _ | T1GSEL | TXCKSEL | P2SEL | P1SEL | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | | | u = Bit is unchanged | x = Bit is unknown | U = Unimplemented bit, read as '0' | | '1' = Bit is set | '0' = Bit is cleared | -n/n = Value at POR and BOR/Value at all other Resets | | bit 7 | RXDTSEL: Pin Selection bit | |-------|-----------------------------------------------------------------------------------------| | | 1 = RX/DT function is on RA5<br>0 = RX/DT function is on RA1 | | bit 6 | CWGASEL: Pin Selection bit | | | 1 = CWGOUTA function is on RA5<br>0 = CWGOUTA function is on RA2 | | bit 5 | CWGBSEL: Pin Selection bit | | | <ul><li>1 = CWGOUTB function is on RA4</li><li>0 = CWGOUTB function is on RA0</li></ul> | | bit 4 | Unimplemented: Read as '0' | | bit 3 | T1GSEL: Pin Selection bit | | | 1 = T1G function is on RA3<br>0 = T1G function is on RA4 | | bit 2 | TXCKSEL: Pin Selection bit | | | 1 = TX/CK function is on RA4<br>0 = TX/CK function is on RA0 | | bit 1 | P2SEL: Pin Selection bit | | | 1 = PWM2 function is on RA4<br>0 = PWM2 function is on RA0 | | bit 0 | P1SEL: Pin Selection bit | | | 1 = PWM1 function is on RA5<br>0 = PWM1 function is on RA1 | #### 11.3 PORTA Registers #### 11.3.1 DATA REGISTER PORTA is a 6-bit wide, bidirectional port. The corresponding Data Direction register is TRISA (Register 11-3). Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). The exception is RA3, which is input-only and its TRISA bit will always read as '1'. Example 11-1 shows how to initialize an I/O port. Reading the PORTA register (Register 11-2) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are Read-Modify-Write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the Port Data Latch (LATA). #### 11.3.2 DIRECTION CONTROL The TRISA register (Register 11-3) controls the PORTA pin output drivers, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'. #### 11.3.3 OPEN-DRAIN CONTROL The ODCONA register (Register 11-7) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONA bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONA bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current. #### 11.3.4 SLEW RATE CONTROL The SLRCONA register (Register 11-8) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONA bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONA bit is cleared, the corresponding port pin drive slews at the maximum rate possible. #### 11.3.5 INPUT THRESHOLD CONTROL The INLVLA register (Register 11-9) controls the input voltage threshold for each of the available PORTA input pins. A selection between the Schmitt Trigger CMOS or the TTL compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTA register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Section 26.3 "DC Characteristics" for more information on threshold levels. Note: Changing the input threshold selection must be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin. #### 11.3.6 ANALOG CONTROL The ANSELA register (Register 11-5) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly. The state of the ANSELA bits has no effect on digital output functions. A pin with TRIS clear and ANSELA set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing Read-Modify-Write instructions on the affected port. Note: The ANSELA bits default to the Analog mode after Reset. To use any pins as digital general purpose or peripheral inputs, the corresponding ANSELA bits must be initialized to '0' by user software. #### **EXAMPLE 11-1: INITIALIZING PORTA** | BANKSEL | PORTA | ; | |---------|-------------|------------------------| | CLRF | PORTA | ;Init PORTA | | BANKSEL | LATA | ;Data Latch | | CLRF | LATA | ; | | BANKSEL | ANSELA | ; | | CLRF | ANSELA | ;digital I/O | | BANKSEL | TRISA | ; | | MOVLW | B'00111000' | ;Set RA<5:3> as inputs | | MOVWF | TRISA | ;and set RA<2:0> as | | | | ;outputs | # 11.3.7 PORTA FUNCTIONS AND OUTPUT PRIORITIES Each PORTA pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 11-2. When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority. Analog input functions, such as ADC and comparator inputs, are not shown in the priority lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELx registers. Digital output functions may control the pin when it is in Analog mode with the priority shown below in Table 11-2. TABLE 11-2: PORTA OUTPUT PRIORITY | Pin Name | Function Priority <sup>(1)</sup> | |----------|-------------------------------------------------------------------------------------------------| | RA0 | ICSPDAT<br>CWG1B <sup>(3)</sup><br>DAC1OUT<br>TX <sup>(2,3)</sup><br>PWM2 <sup>(3)</sup><br>RA0 | | RA1 | PWM1 <sup>(3)</sup><br>RA1 | | RA2 | CWG1A<br>CWG1FLT<br>C1OUT<br>PWM3<br>RA2 | | RA3 | None | | RA4 | CLKOUT<br>CWG1B<br>TX <sup>(2)</sup><br>PWM2<br>RA4 | | RA5 | CWG1A<br>PWM1<br>RA5 | Note 1: Priority listed from highest to lowest. 2: PIC12(L)F1572 only. 3: Default pin (see APFCON register). ### 11.4 Register Definitions: PORTA #### REGISTER 11-2: PORTA: PORTA REGISTER | U-0 | U-0 | R/W-x/x | R/W-x/x | R-x/x | R/W-x/x | R/W-x/x | R/W-x/x | | | | |-------|-----|---------|---------|-------|---------|---------|---------|--|--|--| | _ | _ | | RA<5:0> | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-0 RA<5:0>: PORTA I/O Value bits<sup>(1)</sup> 1 = Port pin is $\geq$ VIH 0 = Port pin is $\leq$ VIL **Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from the PORTA register are the return of actual I/O pin values. #### REGISTER 11-3: TRISA: PORTA TRI-STATE REGISTER | U-0 | U-0 | R/W-1/1 | R/W-1/1 | U-1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | |-------|-----|------------|---------|-----|------------|---------|---------| | _ | _ | TRISA<5:4> | | (1) | TRISA<2:0> | | | | bit 7 | | | | | • | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-4 TRISA<5:4>: PORTA Tri-State Control bits 1 = PORTA pin configured as an input (tri-stated) 0 = PORTA pin configured as an output bit 3 **Unimplemented:** Read as '1'(1) bit 2-0 TRISA<2:0>: PORTA Tri-State Control bits 1 = PORTA pin configured as an input (tri-stated) 0 = PORTA pin configured as an output Note 1: Unimplemented, read as '1'. #### REGISTER 11-4: LATA: PORTA DATA LATCH REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|--------------------------|---------|-----|--------------------------|---------|---------| | _ | _ | LATA<5:4> <sup>(1)</sup> | | _ | LATA<2:0> <sup>(1)</sup> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-4 LATA<5:4>: RA<5:4> Output Latch Value bits<sup>(1)</sup> bit 3 **Unimplemented:** Read as '0' bit 2-0 LATA<2:0>: RA<2:0> Output Latch Value bits<sup>(1)</sup> Note 1: Writes to PORTA are actually written to corresponding LATA register. Reads from the PORTA register are the return of actual I/O pin values. #### REGISTER 11-5: ANSELA: PORTA ANALOG SELECT REGISTER | U-0 | U-0 | U-0 | R/W-1/1 | U-0 | R/W-1/1 | R/W-1/1 | | | |-------|-----|-----|---------|-----|-----------|---------|-------|--| | _ | _ | _ | ANSA4 | _ | ANSA<2:0> | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-5 **Unimplemented:** Read as '0' bit 4 ANSA4: Analog Select Between Analog or Digital Function on RA4 Pins (respectively) bit 1 = Analog input; pin is assigned as analog input, digital input buffer is disabled<sup>(1)</sup> 0 = Digital I/O; pin is assigned to port or digital special function bit 3 **Unimplemented:** Read as '0' bit 2-0 ANSA<2:0>: Analog Select Between Analog or Digital Function on RA<2:0> pins (respectively) bits 1 = Analog input; pin is assigned as analog input, digital input buffer is disabled (1) 0 = Digital I/O; pin is assigned to port or digital special function **Note 1:** When setting a pin to an analog input, the corresponding TRISx bit must be set to Input mode to allow external control of the voltage on the pin. #### REGISTER 11-6: WPUA: WEAK PULL-UP PORTA REGISTER | U-0 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | |-------|-----|---------|---------|---------|-------------------------|---------|---------| | _ | _ | | | WPUA< | 5:0> <sup>(1,2,3)</sup> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-0 WPUA<5:0>: Weak Pull-up Register bits<sup>(1,2,3)</sup> 1 = Pull-up is enabled0 = Pull-up is disabled Note 1: Global WPUEN bit of the OPTION\_REG register must be cleared for individual pull-ups to be enabled. 2: The weak pull-up device is automatically disabled if the pin is configured as an output. 3: For the WPUA3 bit, when MCLRE = 1, the weak pull-up is internally enabled, but not reported here. #### REGISTER 11-7: ODCONA: PORTA OPEN-DRAIN CONTROL REGISTER | U-0 | U-0 | R/W-0/0 R/W-0/0 | | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----------------|--|-----|----------|---------|---------| | _ | _ | ODA<5:4> | | _ | ODA<2:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-4 ODA<5:4>: PORTA Open-Drain Enable bits For RA<5:4> Pins, Respectively: 1 = Port pin operates as open-drain drive (sink current only) 0 = Port pin operates as standard push-pull drive (source and sink current) bit 3 **Unimplemented:** Read as '0' bit 2-0 ODA<2:0>: PORTA Open-Drain Enable bits For RA<2:0> Pins, Respectively: 1 = Port pin operates as open-drain drive (sink current only) 0 = Port pin operates as standard push-pull drive (source and sink current) #### REGISTER 11-8: SLRCONA: PORTA SLEW RATE CONTROL REGISTER | U-0 | U-0 | R/W-1/1 | R/W-1/1 | U-0 | R/W-1/1 | R/W-1/1 | R/W-1/1 | |-------|-----|-----------|---------|-----|-----------|---------|---------| | _ | _ | SLRA<5:4> | | _ | SLRA<2:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-4 SLRA<5:4>: PORTA Slew Rate Enable bits For RA<5:4> Pins, Respectively: 1 = Port pin slew rate is limited 0 = Port pin slews at maximum rate bit 3 **Unimplemented:** Read as '0' bit 2-0 SLRA<2:0>: PORTA Slew Rate Enable bits For RA<2:0> Pins, Respectively: 1 = Port pin slew rate is limited 0 = Port pin slews at maximum rate #### REGISTER 11-9: INLVLA: PORTA INPUT LEVEL CONTROL REGISTER | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----------|---------|---------|---------|---------|---------|---------| | _ | – INLVLA5 | | INLVLA4 | INLVLA3 | INLVLA2 | INLVLA1 | INLVLA0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-0 INLVLA<5:0>: PORTA Input Level Select bits For RA<5:0> Pins, Respectively: 1 = ST input is used for PORT reads and interrupt-on-change 0 = TTL input is used for PORT reads and interrupt-on-change TABLE 11-3: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |------------|---------|---------|----------------------------|-----------------------|--------|-----------|-----------|-------|------------------| | ANSELA | _ | _ | - | ANSA4 | | ANSA<2:0> | | 105 | | | APFCON | RXDTSEL | CWGASEL | CWGBSEL | | T1GSEL | TXCKSEL | P2SEL | P1SEL | 101 | | INLVLA | _ | _ | | | INLVL | A<5:0> | | | 107 | | LATA | _ | _ | LATA< | LATA<5:4> — LATA<2:0> | | | 105 | | | | ODCONA | _ | _ | ODA< | 5:4> | _ | ODA<2:0> | | | 106 | | OPTION_REG | WPUEN | INTEDG | TMR0CS | TMR0SE | PSA | | PS<2:0> | | 144 | | PORTA | _ | _ | | | RA< | :5:0> | | | 104 | | SLRCONA | _ | _ | SLRA< | <5:4> | _ | Ç | SLRA<2:0> | | | | TRISA | _ | _ | TRISA<5:4> —(1) TRISA<2:0> | | | 104 | | | | | WPUA | _ | _ | | | WPU | \<5:0> | | | 106 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by PORTA. Note 1: Unimplemented, read as '1'. TABLE 11-4: SUMMARY OF CONFIGURATION WORD WITH PORTA | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | |---------|------|---------|---------|----------|-----------|----------|------------|---------|---------|------------------| | CONFIG1 | 13:8 | _ | _ | FCMEN | IESO | CLKOUTEN | BOREN<1:0> | | _ | 40 | | CONFIGI | 7:0 | CP | MCLRE | PWRTE | WDTE<1:0> | | F | OSC<2:0 | > | 40 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by PORTA. #### 12.0 INTERRUPT-ON-CHANGE The PORTA and PORTB pins can be configured to operate as interrupt-on-change (IOC) pins. An interrupt can be generated by detecting a signal that has either a rising edge or a falling edge. Any individual port pin, or combination of port pins, can be configured to generate an interrupt. The interrupt-on-change module has the following features: - Interrupt-on-change enable (Host Switch) - · Individual pin configuration - · Rising and falling edge detection - · Individual pin interrupt flags Figure 12-1 is a block diagram of the IOC module. # 12.1 Enabling the Module To allow individual port pins to generate an interrupt, the IOCIE bit of the INTCON register must be set. If the IOCIE bit is disabled, the edge detection on the pin will still occur, but an interrupt will not be generated. # 12.2 Individual Pin Configuration For each port pin, a rising edge detector and a falling edge detector are present. To enable a pin to detect a rising edge, the associated bit of the IOCxP register is set. To enable a pin to detect a falling edge, the associated bit of the IOCxN register is set. A pin can be configured to detect rising and falling edges simultaneously by setting both associated bits of the IOCxP and IOCxN registers, respectively. #### 12.3 Interrupt Flags The IOCAFx and IOCBFx bits located in the IOCAF and IOCBF registers, respectively, are status flags that correspond to the interrupt-on-change pins of the associated port. If an expected edge is detected on an appropriately enabled pin, then the status flag for that pin will be set, and an interrupt will be generated if the IOCIE bit is set. The IOCIF bit of the INTCON register reflects the status of all IOCAFx and IOCBFx bits. # 12.4 Clearing Interrupt Flags The individual status flags, (IOCAFx and IOCBFx bits), can be cleared by resetting them to zero. If another edge is detected during this clearing operation, the associated status flag will be set at the end of the sequence, regardless of the value actually being written. To ensure that no detected edge is lost while clearing flags, only AND operations masking out known changed bits may be performed. The following sequence is an example of what may be performed. # EXAMPLE 12-1: CLEARING INTERRUPT FLAGS (PORTA EXAMPLE) ``` MOVLW 0xff XORWF IOCAF, W ANDWF IOCAF, F ``` # 12.5 Operation in Sleep The interrupt-on-change interrupt sequence will wake the device from Sleep mode, if the IOCIE bit is set. If an edge is detected while in Sleep mode, the IOCxF register will be updated prior to the first instruction executed out of Sleep. # 12.6 Register Definitions: Interrupt-On-Change Control #### REGISTER 12-1: IOCAP: INTERRUPT-ON-CHANGE PORTA POSITIVE EDGE REGISTER | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | IOCA | P<5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-0 IOCAP<5:0>: Interrupt-On-Change PORTA Positive Edge Enable bits 1 = Interrupt-on-change is enabled on the pin for a positive going edge; IOCAFx bit and IOCIF flag will be set upon detecting an edge 0 = Interrupt-on-change is disabled for the associated pin #### REGISTER 12-2: IOCAN: INTERRUPT-ON-CHANGE PORTA NEGATIVE EDGE REGISTER | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | IOCA | N<5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **Unimplemented:** Read as '0' bit 5-0 IOCAN<5:0>: Interrupt-On-Change PORTA Negative Edge Enable bits 1 = Interrupt-on-change is enabled on the pin for a negative going edge; IOCAFx bit and IOCIF flag will be set upon detecting an edge 0 = Interrupt-on-change is disabled for the associated pin #### REGISTER 12-3: IOCAF: INTERRUPT-ON-CHANGE PORTA FLAG REGISTER | U-0 | U-0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | |-------|-----|------------|------------|------------|------------|------------|------------| | _ | _ | | | IOCA | F<5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared HS - Bit is set in hardware bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **IOCAF<5:0>:** Interrupt-On-Change PORTA Flag bits 1 = An enabled change was detected on the associated pin Set when IOCAPx = 1 and a rising edge was detected on RAx, or when IOCANx = 1 and a falling edge was detected on RAx. 0 = No change was detected or the user cleared the detected change TABLE 12-1: SUMMARY OF REGISTERS ASSOCIATED WITH INTERRUPT-ON-CHANGE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|-------|-------|--------|------------|-------|--------------------|------------|-------|------------------| | ANSELA | _ | _ | _ | ANSA4 | _ | ANSA<2:0> | | 105 | | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | IOCAF | _ | _ | | | IOCAF | <del>-</del> <5:0> | | | 112 | | IOCAN | _ | _ | | | IOCAN | N<5:0> | | | 111 | | IOCAP | _ | _ | | IOCAP<5:0> | | | | | | | TRISA | _ | _ | TRISA | \<5:4> | (1) | - | ΓRISA<2:0> | > | 104 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by interrupt-on-change. Note 1: Unimplemented, read as '1'. # 13.0 FIXED VOLTAGE REFERENCE (FVR) The Fixed Voltage Reference (FVR) is a stable voltage reference, independent of VDD, with a nominal output level (VFVR) of 1.024V. The output of the FVR can be configured to supply a reference voltage to the following: - · ADC input channel - · Comparator positive input - · Comparator negative input The FVR can be enabled by setting the FVREN bit of the FVRCON register. ## 13.1 Independent Gain Amplifier The output of the FVR supplied to the peripherals, (listed above), is routed through a programmable gain amplifier. Each amplifier can be programmed for a gain of 1x, 2x or 4x, to produce the three possible voltage levels. The ADFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the ADC module. Reference Section 15.0 "Analog-to-Digital Converter (ADC) Module" for additional information. The CDAFVR<1:0> bits of the FVRCON register are used to enable and configure the gain amplifier settings for the reference supplied to the comparator modules. Reference **Section 17.0 "Comparator Module"** for additional information. To minimize current consumption when the FVR is disabled, the FVR buffers must be turned off by clearing the Buffer Gain Selection bits. #### 13.2 FVR Stabilization Period The FVR can be enabled by setting the FVREN bit of the FVRCON register. When the Fixed Voltage Reference module is enabled, it requires time for the reference and amplifier circuits to stabilize. Once the circuits stabilize and are ready for use, the FVRRDY bit of the FVRCON register will be set. See the FVR Stabilization Period characterization graph, Figure 27-21. FIGURE 13-1: VOLTAGE REFERENCE BLOCK DIAGRAM # TABLE 13-1: PERIPHERALS REQUIRING THE FIXED VOLTAGE REFERENCE (FVR) | Peripheral | Conditions | Description | |------------|------------------------------------------------------------|--------------------------------------------------------------------| | HFINTOSC | FOSC<2:0> = 010 and IRCF<3:0> = 000x | INTOSC is active and device is not in Sleep. | | | BOREN<1:0> = 11 | BOR is always enabled. | | BOR | BOREN<1:0> = 10 and BORFS = 1 | BOR is disabled in Sleep mode, BOR Fast Start is enabled. | | | BOREN<1:0> = 01 and BORFS = 1 | BOR under software control, BOR Fast Start is enabled. | | LDO | All PIC12F1571/2 devices, when VREGPM = 1 and not in Sleep | The device runs off of the Low-Power Regulator when in Sleep mode. | # 13.3 Register Definitions: FVR Control #### REGISTER 13-1: FVRCON: FIXED VOLTAGE REFERENCE CONTROL REGISTER | R/W-0/0 | R-q/q | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |----------------------|-----------------------|---------------------|----------------------|---------|-----------------------|---------|----------------------| | FVREN <sup>(1)</sup> | FVRRDY <sup>(2)</sup> | TSEN <sup>(3)</sup> | TSRNG <sup>(3)</sup> | CDAFVI | R<1:0> <sup>(1)</sup> | ADFVR | <1:0> <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | q = Value depends on condition | | bit 7 | <b>FVREN:</b> Fixed Voltage Reference Enable bit <sup>(1)</sup> 1 = Fixed Voltage Reference is enabled | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 0 = Fixed Voltage Reference is disabled | | bit 6 | FVRRDY: Fixed Voltage Reference Ready Flag bit <sup>(2)</sup> | | | <ul><li>1 = Fixed Voltage Reference output is ready for use</li><li>0 = Fixed Voltage Reference output is not ready or not enabled</li></ul> | | bit 5 | <b>TSEN</b> : Temperature Indicator Enable bit <sup>(3)</sup> | | | <ul><li>1 = Temperature indicator is enabled</li><li>0 = Temperature indicator is disabled</li></ul> | | bit 4 | TSRNG: Temperature Indicator Range Selection bit <sup>(3)</sup> | | | 1 = Vout = Vdd – 4Vt (High Range)<br>0 = Vout = Vdd – 2Vt (Low Range) | | bit 3-2 | CDAFVR<1:0>: Comparator FVR Buffer Gain Selection bits <sup>(1)</sup> | | | 11 = Comparator FVR Buffer Gain is 4x, with output VCDAFVR = $4x \text{ VFVR}^{(4)}$<br>10 = Comparator FVR Buffer Gain is 2x, with output VCDAFVR = $2x \text{ VFVR}^{(4)}$<br>01 = Comparator FVR Buffer Gain is 1x, with output VCDAFVR = $1x \text{ VFVR}$<br>00 = Comparator FVR Buffer is off | | bit 1-0 | ADFVR<1:0>: ADC FVR Buffer Gain Selection bit <sup>(1)</sup> | | | 11 = ADC FVR Buffer Gain is 4x, with output VADFVR = 4x VFVR(4) | | | 10 = ADC FVR Buffer Gain is 2x, with output VADFVR = 2x VFVR <sup>(4)</sup> | | | 01 = ADC FVR Buffer Gain is 1x, with output VADFVR = 1x VFVR<br>00 = ADC FVR Buffer is off | | | | - **Note 1:** To minimize current consumption when the FVR is disabled, the FVR buffers must be turned off by clearing the Buffer Gain Selection bits. - 2: FVRRDY is always '1' for the PIC12F1571/2 devices. - 3: See Section 14.0 "Temperature Indicator Module" for additional information. - **4:** Fixed Voltage Reference output cannot exceed VDD. ### TABLE 13-2: SUMMARY OF REGISTERS ASSOCIATED WITH THE FIXED VOLTAGE REFERENCE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|-------|--------|-------|-------|-------|---------|-------|--------|------------------| | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | CDAFV | 'R>1:0> | ADFVF | R<1:0> | 115 | # 14.0 TEMPERATURE INDICATOR MODULE This family of devices is equipped with a temperature circuit designed to measure the operating temperature of the silicon die. The circuit's range of operating temperature falls between -40°C and +85°C. The output is a voltage that is proportional to the device temperature. The output of the temperature indicator is internally connected to the device ADC. The circuit may be used as a temperature threshold detector or a more accurate temperature indicator, depending on the level of calibration performed. A one-point calibration allows the circuit to indicate a temperature closely surrounding that point. A two-point calibration allows the circuit to sense the entire range of temperature more accurately. Reference Application Note AN1333, "Use and Calibration of the Internal Temperature Indicator" (DS00001333) for more details regarding the calibration process. # 14.1 Circuit Operation Figure 14-1 shows a simplified block diagram of the temperature circuit. The proportional voltage output is achieved by measuring the forward voltage drop across multiple silicon junctions. Equation 14-1 describes the output characteristics of the temperature indicator. ### **EQUATION 14-1: VOUT RANGES** High Range: VOUT = VDD - 4 VT Low Range: VOUT = VDD - 2 VT The temperature sense circuit is integrated with the Fixed Voltage Reference (FVR) module. See Section 13.0 "Fixed Voltage Reference (FVR)" for more information. The circuit is enabled by setting the TSEN bit of the FVRCON register. When disabled, the circuit draws no current. The circuit operates in either high or low range. The high range, selected by setting the TSRNG bit of the FVRCON register, provides a wider output voltage. This provides more resolution over the temperature range, but may be less consistent from part to part. This range requires a higher bias voltage to operate and thus, a higher VDD is needed. The low range is selected by clearing the TSRNG bit of the FVRCON register. The low range generates a lower voltage drop and thus, a lower bias voltage is needed to operate the circuit. The low range is provided for low-voltage operation. FIGURE 14-1: TEMPERATURE CIRCUIT DIAGRAM ## 14.2 Minimum Operating VDD When the temperature circuit is operated in low range, the device may be operated at any operating voltage that is within specifications. When the temperature circuit is operated in high range, the device operating voltage, VDD, must be high enough to ensure that the temperature circuit is correctly biased. Table 14-1 shows the recommended minimum VDD vs. range setting. TABLE 14-1: RECOMMENDED VDD VS. RANGE | Min. VDD, TSRNG = 1 | Min. VDD, TSRNG = 0 | |---------------------|---------------------| | 3.6V | 1.8V | #### 14.3 Temperature Output The output of the circuit is measured using the internal Analog-to-Digital Converter. A channel is reserved for the temperature circuit output. Refer to Section 15.0 "Analog-to-Digital Converter (ADC) Module" for detailed information. ### 14.4 ADC Acquisition Time To ensure accurate temperature measurements, the user must wait at least 200 $\,\mu s$ after the ADC input multiplexer is connected to the temperature indicator output before the conversion is performed. In addition, the user must wait 200 $\,\mu s$ between sequential conversions of the temperature indicator output. # TABLE 14-2: SUMMARY OF REGISTERS ASSOCIATED WITH THE TEMPERATURE INDICATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|-------|--------|-------|-------|-------|---------|-------|--------|------------------| | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | CDAFV | 'R<1:0> | ADFVI | R<1:0> | 118 | **Legend:** Shaded cells are unused by the temperature indicator module. # 15.0 ANALOG-TO-DIGITAL **CONVERTER (ADC) MODULE** The Analog-to-Digital Converter (ADC) allows conversion of an analog input signal to a 10-bit binary representation of that signal. This device uses analog inputs, which are multiplexed into a single sample and hold circuit. The output of the sample and hold is connected to the input of the converter. The converter generates a 10-bit binary result via successive approximation and stores the conversion result into the ADC result registers (ADRESH:ADRESL register pair). Figure 15-1 shows the block diagram of the ADC. The ADC voltage reference is software selectable to be either internally generated or externally supplied. The ADC can generate an interrupt upon completion of a conversion. This interrupt can be used to wake up the device from Sleep. **FIGURE 15-1: ADC BLOCK DIAGRAM** ## 15.1 ADC Configuration When configuring and using the ADC the following functions must be considered: - · Port configuration - · Channel selection - · ADC voltage reference selection - · ADC conversion clock source - · Interrupt control - · Result formatting #### 15.1.1 PORT CONFIGURATION The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin must be configured for analog by setting the associated TRISx and ANSELx bits. Refer to Section 11.0 "I/O Ports" for more information. **Note:** Analog voltages on any pin that is defined as a digital input may cause the input buffer to conduct excess current. #### 15.1.2 CHANNEL SELECTION There are 7 channel selections available: - AN<3:0> pins - Temperature Indicator - · DAC1 output - · FVR buffer1 The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit. When changing channels, a delay (TACQ) is required before starting the next conversion. Refer to **Section 15.2.6 "ADC Conversion Procedure"** for more information. #### 15.1.3 ADC VOLTAGE REFERENCE The ADC module uses a positive and a negative voltage reference. The positive reference is labeled ref+ and the negative reference is labeled ref-. The positive voltage reference (ref+) is selected by the ADPREFx bits in the ADCON1 register. The positive voltage reference source can be: - VREF+ pin - VDD The negative voltage reference (ref-) source is: Vss #### 15.1.4 CONVERSION CLOCK The source of the conversion clock is software-selectable via the ADCSx bits of the ADCON1 register. There are seven possible clock options: - Fosc/2 - Fosc/4 - Fosc/8 - Fosc/16 - Fosc/32 - Fosc/64 - FRC (internal Fast RC oscillator) The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods, as shown in Figure 15-2. For correct conversion, the appropriate TAD specification must be met. Refer to the ADC conversion requirements in **Section 26.0 "Electrical Specifications"** for more information. Table 15-1 gives examples of appropriate ADC clock selections. Note: Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result. TABLE 15-1: ADC CLOCK PERIOD (TAD) VS. DEVICE OPERATING FREQUENCIES | ADC Clock | Period (TAD) | Device Frequency (Fosc) | | | | | | | |------------------------|--------------|-------------------------|------------|------------|------------|------------|--|--| | ADC<br>Clock<br>Source | ADCS<2:0> | 20 MHz | 16 MHz | 8 MHz | 4 MHz | 1 MHz | | | | Fosc/2 | 000 | 100 ns | 125 ns | 250 ns | 500 ns | 2.0 μs | | | | Fosc/4 | 100 | 200 ns | 250 ns | 500 ns | 1.0 μs | 4.0 μs | | | | Fosc/8 | 001 | 400 ns | 500 ns | 1.0 μs | 2.0 μs | 8.0 µs | | | | Fosc/16 | 101 | 800 ns | 1.0 µs | 2.0 μs | 4.0 μs | 16.0 μs | | | | Fosc/32 | 010 | 1.6 μs | 2.0 μs | 4.0 μs | 8.0 µs | 32.0 μs | | | | Fosc/64 | 110 | 3.2 μs | 4.0 μs | 8.0 µs | 16.0 μs | 64.0 μs | | | | FRC | x11 | 1.0-6.0 μs | 1.0-6.0 μs | 1.0-6.0 μs | 1.0-6.0 μs | 1.0-6.0 μs | | | Legend: Shaded cells are outside of recommended range. Note: The TAD period when using the FRC clock source can fall within a specified range (see TAD parameter). The TAD period when using the Fosc-based clock source can be configured for a more precise TAD period. However, the FRC clock source must be used when conversions are to be performed with the device in Sleep mode. FIGURE 15-2: ANALOG-TO-DIGITAL CONVERSION TAD CYCLES #### 15.1.5 INTERRUPTS The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software. - **Note 1:** The ADIF bit is set at the completion of every conversion, regardless of whether or not the ADC interrupt is enabled. - **2:** The ADC operates during Sleep only when the FRC oscillator is selected. This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake up from Sleep and resume in-line code execution, the ADIE bit of the PIE1 register and the PEIE bit of the INTCON register must both be set, and the GIE bit of the INTCON register must be cleared. If all three of these bits are set, the execution will switch to the Interrupt Service Routine. #### 15.1.6 RESULT FORMATTING The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON1 register controls the output format. Figure 15-3 shows the two output formats. #### FIGURE 15-3: 10-BIT ADC CONVERSION RESULT FORMAT ## 15.2 ADC Operation #### 15.2.1 STARTING A CONVERSION To enable the ADC module, the ADON bit of the ADCON0 register must be set to a '1'. Setting the GO/DONE bit of the ADCON0 register to a '1' will start the Analog-to-Digital conversion. Note: The GO/DONE bit must not be set in the same instruction that turns on the ADC. Refer to Section 15.2.6 "ADC Conversion Procedure". #### 15.2.2 COMPLETION OF A CONVERSION When the conversion is complete, the ADC module will: - Clear the GO/DONE bit - · Set the ADIF Interrupt Flag bit - Update the ADRESH and ADRESL registers with new conversion result #### 15.2.3 TERMINATING A CONVERSION If a conversion must be terminated before completion, the GO/DONE bit can be cleared in software. The ADRESH and ADRESL registers will be updated with the partially complete Analog-to-Digital conversion sample. Incomplete bits will match the last bit converted. **Note:** A device Reset forces all registers to their Reset state. Thus, the ADC module is turned off and any pending conversion is terminated. #### 15.2.4 ADC OPERATION DURING SLEEP The ADC module can operate during Sleep. This requires the ADC clock source to be set to the FRC option. Performing the ADC conversion during Sleep can reduce system noise. If the ADC interrupt is enabled, the device will wake up from Sleep when the conversion completes. If the ADC interrupt is disabled, the ADC module is turned off after the conversion completes, although the ADON bit remains set. When the ADC clock source is something other than FRC, a SLEEP instruction causes the present conversion to be aborted and the ADC module is turned off, although the ADON bit remains set. #### 15.2.5 AUTO-CONVERSION TRIGGER The auto-conversion trigger allows periodic ADC measurements without software intervention. When a rising edge of the selected source occurs, the GO/DONE bit is set by hardware. The auto-conversion trigger source is selected with the TRIGSEL<3:0> bits of the ADCON2 register. Using the auto-conversion trigger does not assure proper ADC timing. It is the user's responsibility to ensure that the ADC timing requirements are met. The PWM module can trigger the ADC in two ways, directly through the PWMx\_OFx\_match or through the interrupts generated by all four match signals. See Section 22.0 "16-Bit Pulse-Width Modulation (PWM) Module". If the interrupts are chosen, each enabled interrupt in PWMxINTE will trigger a conversion. Refer to Figure 15-4 for more information. See Table 15-2 for auto-conversion sources. # FIGURE 15-4: 16-BIT PWM INTERRUPT BLOCK DIAGRAM TABLE 15-2: AUTO-CONVERSION SOURCES | Signal Name | |----------------| | T0_overflow | | T1_overflow | | T2_match | | C1OUT_sync | | PWM1_OF_match | | PWM1_interrupt | | PWM2_OF_match | | PWM2_interrupt | | PWM3_OF_match | | PWM3_interrupt | | | #### 15.2.6 ADC CONVERSION PROCEDURE This is an example procedure for using the ADC to perform an Analog-to-Digital conversion: - 1. Configure port: - Disable pin output driver (refer to the TRISx register) - Configure pin as analog (refer to the ANSELx register) - Disable weak pull-ups either globally (refer to the OPTION\_REG register) or individually (refer to the appropriate WPUx register) - 2. Configure the ADC module: - · Select ADC conversion clock - · Configure voltage reference - · Select ADC input channel - · Turn on ADC module - Configure ADC interrupt (optional): - · Clear ADC interrupt flag - · Enable ADC interrupt - · Enable peripheral interrupt - Enable global interrupt<sup>(1)</sup> - 4. Wait the required acquisition time. (2) - 5. Start conversion by setting the GO/DONE bit. - Wait for ADC conversion to complete by one of the following: - Polling the GO/DONE bit - Waiting for the ADC interrupt (interrupts enabled) - 7. Read ADC result. - Clear the ADC interrupt flag (required if interrupt is enabled). - **Note 1:** The global interrupt can be disabled if the user is attempting to wake up from Sleep and resume in-line code execution. - Refer to Section 15.4 "ADC Acquisition Requirements". #### **EXAMPLE 15-1: ADC CONVERSION** ``` ; This code block configures the ADC ; for polling, Vdd and Vss references, FRC ; oscillator and ANO input. ;Conversion start & polling for completion ; are included. BANKSEL ADCON1 MOVLW B'11110000' ;Right justify, FRC ;oscillator ;Vdd and Vss Vref+ MOVWF ADCON1 BANKSEL TRISA TRISA,0 BSF ;Set RAO to input BANKSEL ANSEL BSF ANSEL, 0 ;Set RAO to analog BANKSEL WPUA BCF WPUA,0 ;Disable weak ;pull-up on RA0 BANKSEL ADCON0 MOVLW B'00000001' ;Select channel ANO ADCONO ;Turn ADC On SampleTime ;Acquisiton delay MOVWF CALL ADCONO, ADGO ;Start conversion BSF BTFSC ADCONO, ADGO ; Is conversion done? GOTO ;No, test again BANKSEL ADRESH ADRESH, W ; Read upper 2 bits MOVF RESULTHI ;store in GPR space MOVWF BANKSEL ADRESL ADRESL,W ;Read lower 8 bits MOVF MOVWF RESULTLO ;Store in GPR space ``` # 15.3 Register Definitions: ADC Control #### REGISTER 15-1: ADCON0: ADC CONTROL REGISTER 0 | U-0 | R/W-0/0 |-------|---------|---------|---------|---------|---------|---------|---------| | _ | | | GO/DONE | ADON | | | | | bit 7 | | | | | | • | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 **Unimplemented:** Read as '0' bit 6-2 CHS<4:0>: Analog Channel Select bits 00000 = ANO 00001 = AN1 00010 = AN2 00011 = AN3 00100 = Reserved; no channel connected • • 11100 = Reserved; no channel connected 11101 = Temperature indicator<sup>(1)</sup> 11110 = DAC (Digital-to-Analog Converter)<sup>(2)</sup> 11111 = FVR (Fixed Voltage Reference) Buffer 1 output (3) bit 1 **GO/DONE:** ADC Conversion Status bit 1 = ADC conversion cycle is in progress Setting this bit starts an ADC conversion cycle. This bit is automatically cleared by hardware when the ADC conversion has completed. 0 = ADC conversion completed/not in progress bit 0 ADON: ADC Enable bit 1 = ADC is enabled 0 = ADC is disabled and consumes no operating current Note 1: See Section 14.0 "Temperature Indicator Module" for more information. 2: See Section 16.0 "5-Bit Digital-to-Analog Converter (DAC) Module" for more information. 3: See Section 13.0 "Fixed Voltage Reference (FVR)" for more information. #### REGISTER 15-2: ADCON1: ADC CONTROL REGISTER 1 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|-----------|---------|-----|-----|-------------|---------| | ADFM | | ADCS<2:0> | | _ | _ | ADPREF<1:0> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 ADFM: ADC Result Format Select bit 1 = Right justified; six Most Significant bits of ADRESH are set to '0' when the conversion result is loaded 0 = Left justified; six Least Significant bits of ADRESL are set to '0' when the conversion result is loaded bit 6-4 ADCS<2:0>: ADC Conversion Clock Select bits 000 = Fosc/2 001 = Fosc/8 010 = Fosc/32 011 = FRC (clock supplied from an internal RC oscillator) 100 = Fosc/4 101 = Fosc/16 110 = Fosc/64 111 = FRC (clock supplied from an internal RC oscillator) bit 3-2 **Unimplemented**: Read as '0' bit 1-0 ADPREF<1:0>: ADC Positive Voltage Reference Configuration bits 00 = VRPOS is connected to VDD 01 = Reserved 10 = VRPOS is connected to external VREF+ pin<sup>(1)</sup> 11 = VRPOS is connected to internal Fixed Voltage Reference (FVR) **Note 1:** When selecting the VREF+ pin as the source of the positive reference, be aware that a minimum voltage specification exists. See **Section 26.0 "Electrical Specifications"** for details. #### REGISTER 15-3: ADCON2: ADC CONTROL REGISTER 2 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | |---------|---------|----------------------|---------|-----|-----|-----|-------| | | TRIGSEL | <3:0> <sup>(1)</sup> | | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-4 TRIGSEL<3:0>: Auto-Conversion Trigger Selection bits<sup>(1)</sup> 0000 = No auto-conversion trigger selected 0001 = PWM1 – PWM1 interrupt 0010 = PWM2 - PWM2 interrupt 0011 = Timer0 – T0\_overflow<sup>(2)</sup> $0100 = Timer1 - T1_overflow^{(2)}$ 0101 = Timer2 - T2\_match 0110 = Comparator C1 - C1OUT\_sync 0111 = PWM3 - PWM3 interrupt 1000 = PWM1 - PWM1\_OF1\_match 1001 = PWM2 - PWM2\_OF2\_match 1010 = PWM3 - PWM3\_OF3\_match 1011 = Reserved 1100 = Reserved 1101 = Reserved 1110 = Reserved 1111 = Reserved bit 3-0 **Unimplemented:** Read as '0' Note 1: This is a rising edge sensitive input for all sources. Signal also sets its corresponding interrupt flag. ## REGISTER 15-4: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0 | R/W-x/u | | | |------------|---------|---------|---------|---------|---------|---------|---------|--|--|--| | ADRES<9:2> | | | | | | | | | | | | bit 7 | | bit 0 | | | | | | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 ADRES<9:2>: ADC Result Register bits Upper eight bits of 10-bit conversion result. # REGISTER 15-5: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 0 | R/W-x/u | R/W-x/u R/W-x/u | | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |------------|-----------------|---|---------|---------|---------|---------|---------| | ADRES<1:0> | | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 **ADRES<1:0>**: ADC Result Register bits Lower two bits of 10-bit conversion result. bit 5-0 **Reserved**: Do not use # REGISTER 15-6: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1 | R/W-x/u | |---------|---------|---------|---------|---------|---------|------------|---------|--| | _ | _ | _ | _ | _ | _ | ADRES<9:8> | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-2 Reserved: Do not use bit 1-0 ADRES<9:8>: ADC Result Register bits Upper two bits of 10-bit conversion result. ## REGISTER 15-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1 | R/W-x/u | /W-x/u R/W-x/u R/W-x/u R/W-x/u | | | | R/W-x/u | R/W-x/u R/W-x/u | | | | | | |------------|--------------------------------|--|--|--|---------|-----------------|--|--|--|--|--| | ADRES<7:0> | | | | | | | | | | | | | bit 7 | | | | | | | | | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 **ADRES<7:0>**: ADC Result Register bits Lower eight bits of 10-bit conversion result. ## 15.4 ADC Acquisition Requirements For the ADC to meet its specified accuracy, the Charge Holding Capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The Analog Input model is shown in Figure 15-5. The Source Impedance (Rs) and the internal Sampling Switch Impedance (Rss) directly affect the time required to charge the capacitor, CHOLD. The Sampling Switch Impedance (Rss) varies over the device voltage (VDD); refer to Figure 15-5. The maximum recommended impedance for analog sources is 10 k $\Omega$ . As the Source Impedance is decreased, the acquisition time may be decreased. After the analog input channel is selected (or changed), an ADC acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, Equation 15-1 may be used. This equation assumes that 1/2 LSb error is used (1,024 steps for the ADC). The 1/2 LSb error is the maximum error allowed for the ADC to meet its specified resolution. #### **EQUATION 15-1: ACQUISITION TIME EXAMPLE** Assumptions: Temperature = $50^{\circ}$ C and external impedance of $10k\Omega 5.0V VDD$ $$TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient$$ = $TAMP + TC + TCOFF$ = $2 \mu s + TC + [(Temperature - 25°C)(0.05 \mu s/°C)]$ *The value for TC can be approximated with the following equations:* $$V_{APPLIED}\left(1 - \frac{1}{(2^{n+1}) - 1}\right) = V_{CHOLD}$$ ;[1] VCHOLD charged to within 1/2 lsb $$V_{APPLIED}\left(1-e^{\frac{-TC}{RC}}\right) = V_{CHOLD}$$ ;[2] $V_{CHOLD}$ charge response to $V_{APPLIED}$ $$V_{APPLIED}\left(1-e^{\frac{-Tc}{RC}}\right) = V_{APPLIED}\left(1-\frac{1}{(2^{n+1})-1}\right)$$ ; combining [1] and [2] *Note:* Where n = number of bits of the ADC. Solving for TC: $$TC = -C_{HOLD}(RIC + RSS + RS) \ln(1/2047)$$ = $-12.5 pF(1 k\Omega + 7 k\Omega + 10 k\Omega) \ln(0.0004885)$ = $1.715 \mu s$ Therefore: $$TACQ = 2\mu s + 1.715\mu s + [(50^{\circ}C - 25^{\circ}C)(0.05\mu s/^{\circ}C)]$$ = 4.96 \(\mu s\) - Note 1: The Reference Voltage (VRPOS) has no effect on the equation, since it cancels itself out. - 2: The Charge Holding Capacitor (CHOLD) is not discharged after each conversion. - 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification. FIGURE 15-5: ANALOG INPUT MODEL FIGURE 15-6: ADC TRANSFER FUNCTION TABLE 15-3: SUMMARY OF REGISTERS ASSOCIATED WITH ADC | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | | |--------|--------------------------|--------|---------------------|---------------------|-------|---------|-----------|--------|------------------|--| | ADCON0 | _ | | | CHS<4:0> | | | GO/DONE | ADON | 124 | | | ADCON1 | ADFM | , | ADCS<2:0> | • | _ | _ | ADPRE | F<1:0> | 125 | | | ADCON2 | | TRIGSE | EL<3:0> | | _ | _ | _ | _ | 126 | | | ADRESH | ADC Result Register High | | | | | | | | | | | ADRESL | ADC Result Register Low | | | | | | | | | | | ANSELA | _ | _ | _ | ANSA4 | _ | | ANSA<2:0> | ı | 105 | | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(2)</sup> | TXIE <sup>(2)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(2)</sup> | TXIF <sup>(2)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | | TRISA | _ | _ | TRISA5 | TRISA4 | (1) | , | 104 | | | | | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | CDAFV | 'R<1:0> | ADFVF | R<1:0> | 115 | | **Legend:** — = unimplemented, read as '0'. Shaded cells are not used for the ADC module. Note 1: Unimplemented, read as '1'. 2: PIC12(L)F1572 only. # 16.0 5-BIT DIGITAL-TO-ANALOG CONVERTER (DAC) MODULE The Digital-to-Analog Converter supplies a variable voltage reference, ratiometric with the input source, with 32 selectable output levels. The positive input source (VSOURCE+) of the DAC can be connected to the: - · External VREF+ pin - · VDD supply voltage - · FVR buffered output The negative input source (VSOURCE-) of the DAC can be connected to the: Vss The output of the DAC (DACx\_output) can be selected as a reference voltage to the following: - · Comparator positive input - · ADC input channel - · DACxOUT1 pin The Digital-to-Analog Converter (DAC) can be enabled by setting the DACEN bit of the DACxCON0 register. FIGURE 16-1: DIGITAL-TO-ANALOG CONVERTER BLOCK DIAGRAM ## 16.1 Output Voltage Selection The DAC has 32 voltage level ranges. The 32 levels are set with the DACR<4:0> bits of the DACxCON1 register. The DAC output voltage can be determined by using Equation 16-1. # 16.2 Ratiometric Output Level The DAC output value is derived using a resistor ladder with each end of the ladder tied to a positive and negative voltage reference input source. If the voltage of either input source fluctuates, a similar fluctuation will result in the DAC output value. The value of the individual resistors within the ladder can be found in Table 26-16. ## 16.3 DAC Voltage Reference Output The unbuffered DAC voltage can be output to the DACxOUTn pin(s) by setting the respective DACOEn bit(s) of the DACxCON0 register. Selecting the DAC reference voltage for output on either DACxOUTn pin automatically overrides the digital output buffer, the weak pull-up and digital input threshold detector functions of that pin. Reading the DACxOUTn pin when it has been configured for DAC reference voltage output will always return a '0'. **Note:** The unbuffered DAC output (DACxOUTn) is not intended to drive an external load. ## 16.4 Operation During Sleep When the device wakes up from Sleep through an interrupt or a Watchdog Timer time-out, the contents of the DACxCON0 register are not affected. To minimize current consumption in Sleep mode, the voltage reference must be disabled. #### 16.5 Effects of a Reset A device Reset affects the following: - · DACx is disabled. - DACx output voltage is removed from the DACxOUTn pin(s). - The DACR<4:0> range select bits are cleared. ### **EQUATION 16-1: DAC OUTPUT VOLTAGE** IF DACEN = 1 $$DACx\_output = \left( (VSOURCE+-VSOURCE-) \times \frac{DACR[4:0]}{2^5} \right) + VSOURCE-$$ Note: See the DACxCON0 register for the available VSOURCE+ and VSOURCE- selections. # 16.6 Register Definitions: DAC Control #### REGISTER 16-1: DACxCON0: DACx VOLTAGE REFERENCE CONTROL REGISTER 0 | R/W-0/0 | U-0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | |---------|-----|---------|-----|-------------|---------|-----|-------| | DACEN | _ | DACOE | _ | DACPSS<1:0> | | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 DACEN: DAC Enable bit 1 = DACx is enabled 0 = DACx is disabled bit 6 **Unimplemented:** Read as '0' bit 5 DACOE: DAC Voltage Output Enable bit 1 = DACx voltage level is output on the DACxOUT1 pin 0 = DACx voltage level is disconnected from the DACxOUT1 pin bit 4 Unimplemented: Read as '0' bit 3-2 DACPSS<1:0>: DAC Positive Source Select bits 11 = Reserved 10 = FVR\_buffer2 01 = VREF+ pin 00 = VDD bit 1-0 **Unimplemented:** Read as '0' #### REGISTER 16-2: DACxCON1: DACx VOLTAGE REFERENCE CONTROL REGISTER 1 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----|---------|---------|-----------|---------|---------| | _ | _ | _ | | | DACR<4:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-5 **Unimplemented:** Read as '0' bit 4-0 DACR<4:0>: DAC Voltage Output Select bits #### TABLE 16-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE DAC MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |----------|-------|-------|-------|-------|-------------|-------|-------|-------|------------------| | DACxCON0 | DACEN | _ | DACOE | _ | DACPSS<1:0> | | _ | _ | 134 | | DACxCON1 | _ | _ | _ | | DACR<4:0> | | | | | **Legend:** — = Unimplemented location, read as '0'. ### 17.0 COMPARATOR MODULE Comparators are used to interface analog circuits to a digital circuit by comparing two analog voltages and providing a digital indication of their relative magnitudes. Comparators are very useful mixed signal building blocks because they provide analog functionality independent of program execution. The analog comparator module includes the following features: - · Independent comparator control - · Programmable input selection - · Comparator output is available internally/externally - · Programmable output polarity - · Interrupt-on-change - · Wake up from Sleep - · Programmable speed/power optimization - · PWM shutdown - · Programmable and Fixed Voltage Reference ### 17.1 Comparator Overview A single comparator is shown in Figure 17-2 along with the relationship between the analog input levels and the digital output. When the analog voltage at VIN+ is less than the analog voltage at VIN-, the output of the comparator is a digital low level. When the analog voltage at VIN+ is greater than the analog voltage at VIN-, the output of the comparator is a digital high level. The comparators available for this device are listed in Table 17-1. TABLE 17-1: AVAILABLE COMPARATORS | Device | C1 | |---------------|----| | PIC12(L)F1571 | • | | PIC12(L)F1572 | • | #### FIGURE 17-1: COMPARATOR MODULE SIMPLIFIED BLOCK DIAGRAM #### FIGURE 17-2: SINGLE COMPARATOR ### 17.2 Comparator Control The comparator has two control registers: CMxCON0 and CMxCON1. The CMxCON0 register (see Register 17-1) contains control and status bits for the following: - Enable - · Output selection - · Output polarity - · Speed/power selection - · Hysteresis enable - · Output synchronization The CMxCON1 register (see Register 17-2) contains control bits for the following: - · Interrupt enable - · Interrupt edge polarity - · Positive input channel selection - · Negative input channel selection #### 17.2.1 COMPARATOR ENABLE Setting the CxON bit of the CMxCON0 register enables the comparator for operation. Clearing the CxON bit disables the comparator resulting in minimum current consumption. # 17.2.2 COMPARATOR POSITIVE INPUT SELECTION Configuring the CxPCH<1:0> bits of the CMxCON1 register directs an internal voltage reference or an analog pin to the noninverting input of the comparator: - · CxIN+ analog pin - · DAC1 output - FVR buffer2 - Vss See Section 13.0 "Fixed Voltage Reference (FVR)" for more information on the Fixed Voltage Reference module. See Section 16.0 "5-Bit Digital-to-Analog Converter (DAC) Module" for more information on the DAC input signal. Any time the comparator is disabled (CxON = 0), all comparator inputs are disabled. # 17.2.3 COMPARATOR NEGATIVE INPUT SELECTION The CxNCH<2:0> bits of the CMxCON0 register direct one of the input sources to the comparator inverting input. Note: To use CxIN+ and CxIN- pins as analog input, the appropriate bits must be set in the ANSELx register and the corresponding TRISx bits must also be set to disable the output drivers. ### 17.2.4 COMPARATOR OUTPUT SELECTION The output of the comparator can be monitored by reading either the CxOUT bit of the CMxCON0 register or the MCxOUT bit of the CMOUT register. To make the output available for an external connection, the following conditions must be true: - · CxOE bit of the CMxCON0 register must be set - · Corresponding TRISx bit must be cleared - CxON bit of the CMxCON0 register must be set The synchronous comparator output signal (CxOUT sync) is available to the following peripheral(s): - · Analog-to-Digital Converter (ADC) - Timer1 The asynchronous comparator output signal (CxOUT\_async) is available to the following peripheral(s): Complementary Waveform Generator (CWG) - Note 1: The CxOE bit of the CMxCON0 register overrides the port data latch. Setting the CxON bit of the CMxCON0 register has no impact on the port override. - 2: The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched. #### 17.2.5 COMPARATOR OUTPUT POLARITY Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CxPOL bit of the CMxCON0 register. Clearing the CxPOL bit results in a non-inverted output. Table 17-2 shows the output state versus input conditions, including polarity control. TABLE 17-2: COMPARATOR OUTPUT STATE VS. INPUT CONDITIONS | Input Condition | CxPOL | CxOUT | |-----------------|-------|-------| | CxVn > CxVp | 0 | 0 | | CxVn < CxVp | 0 | 1 | | CxVn > CxVp | 1 | 1 | | CxVn < CxVp | 1 | 0 | # 17.2.6 COMPARATOR SPEED/POWER SELECTION The trade-off between speed or power can be optimized during program execution with the CxSP control bit. The default state for this bit is '1', which selects the Normal Speed mode. Device power consumption can be optimized at the cost of slower comparator propagation delay by clearing the CxSP bit to '0'. # 17.3 Analog Input Connection Considerations A simplified circuit for an analog input is shown in Figure 17-3. Since the analog input pins share their connection with a digital input, they have reverse biased ESD protection diodes to VDD and Vss. The analog input, therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward-biased and a latch-up may occur. A maximum source impedance of 10 k $\Omega$ is recommended for the analog sources. Also, any external component connected to an analog input pin, such as a capacitor or a Zener diode, needs to have very little leakage current to minimize inaccuracies introduced. - Note 1: When reading a PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert as an analog input, according to the input specification. - 2: Analog levels on any pin defined as a digital input, may cause the input buffer to consume more current than is specified. FIGURE 17-3: ANALOG INPUT MODEL #### 17.4 Comparator Hysteresis A selectable amount of separation voltage can be added to the input pins of each comparator to provide a hysteresis function to the overall operation. Hysteresis is enabled by setting the CxHYS bit of the CMxCON0 register. See Section 26.0 "Electrical Specifications" for more information. # 17.5 Timer1 Gate Operation The output resulting from a comparator operation can be used as a source for gate control of Timer1. See **Section 19.5 "Timer1 Gate"** for more information. This feature is useful for timing the duration or interval of an analog event. It is recommended that the comparator output be synchronized to Timer1. This ensures that Timer1 does not increment while a change in the comparator is occurring. # 17.5.1 COMPARATOR OUTPUT SYNCHRONIZATION The output from the Cx comparator can be synchronized with Timer1 by setting the CxSYNC bit of the CMxCON0 register. Once enabled, the comparator output is latched on the falling edge of the Timer1 source clock. If a prescaler is used with Timer1, the comparator output is latched after the prescaling function. To prevent a race condition, the comparator output is latched on the falling edge of the Timer1 clock source and Timer1 increments on the rising edge of its clock source. See the Comparator Block Diagram (Figure 17-2) and the Timer1 Block Diagram (Figure 19-1) for more information. #### 17.6 Comparator Interrupt An interrupt can be generated upon a change in the output value of the comparator for each comparator, a rising edge detector and a falling edge detector are present. When either edge detector is triggered and its associated enable bit is set (CxINTP and/or CxINTN bits of the CMxCON1 register), the corresponding interrupt flag bit (CxIF bit of the PIR2 register) will be set. To enable the interrupt, the user must set the following bits: - CxON and CxPOL bits of the CMxCON0 register - · CxIE bit of the PIE2 register - CxINTP bit of the CMxCON1 register (for a rising edge detection) - CxINTN bit of the CMxCON1 register (for a falling edge detection) - · PEIE and GIE bits of the INTCON register The associated interrupt flag bit, CxIF bit of the PIR2 register, must be cleared in software. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence. Note: Although a comparator is disabled, an interrupt can be generated by changing the output polarity with the CxPOL bit of the CMxCON0 register, or by switching the comparator on or off with the CxON bit of the CMxCON0 register. # 17.7 Comparator Response Time The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference Specifications in Section 26.0 "Electrical Specifications" for more details. ## 17.8 Register Definitions: Comparator Control #### REGISTER 17-1: CMxCON0: COMPARATOR Cx CONTROL REGISTER 0 | R/W-0/0 | R-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | | |-------------|-------|---------|---------|-----|---------|---------|---------|--| | CxON | CxOUT | CxOE | CxPOL | _ | CxSP | CxHYS | CxSYNC | | | bit 7 bit 0 | | | | | | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 **CxON:** Comparator Enable bit 1 = Comparator is enabled 0 = Comparator is disabled and consumes no active power bit 6 **CxOUT:** Comparator Output bit If CxPOL = 1 (inverted polarity): 1 = CxVP < CxVN 0 = CxVP > CxVN If CxPOL = 0 (non-inverted polarity): 1 = CxVP > CxVN 0 = CxVP < CxVN bit 5 **CxOE:** Comparator Output Enable bit 1 = CxOUT is present on the CxOUT pin; requires that the associated TRISx bit be cleared to actually drive the pin, not affected by CxON 0 = CxOUT is internal only bit 4 CxPOL: Comparator Output Polarity Select bit 1 = Comparator output is inverted 0 = Comparator output is not inverted bit 3 **Unimplemented:** Read as '0' bit 2 CxSP: Comparator Speed/Power Select bit 1 = Comparator mode is in Normal Power, Higher Speed mode 0 = Comparator mode is in Low Power, Low Speed mode bit 1 CxHYS: Comparator Hysteresis Enable bit 1 = Comparator hysteresis is enabled 0 = Comparator hysteresis is disabled bit 0 CxSYNC: Comparator Output Synchronous Mode bit 1 = Comparator output to Timer1 and I/O pin is synchronous to changes on Timer1 clock source; output updated on the falling edge of Timer1 clock source 0 = Comparator output to Timer1 and I/O pin is asynchronous #### REGISTER 17-2: CMxCON1: COMPARATOR Cx CONTROL REGISTER 1 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |---------|---------|------------|---------|-----|------------|---------|---------| | CxINTP | CxINTN | CxPCH<1:0> | | _ | CxNCH<2:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 CxINTP: Comparator Interrupt on Positive Going Edge Enable bit 1 = The CxIF interrupt flag will be set upon a positive going edge of the CxOUT bit 0 = No interrupt flag will be set on a positive going edge of the CxOUT bit bit 6 CXINTN: Comparator Interrupt on Negative Going Edge Enable bit 1 = The CxIF interrupt flag will be set upon a negative going edge of the CxOUT bit 0 = No interrupt flag will be set on a negative going edge of the CxOUT bit bit 5-4 CxPCH<1:0>: Comparator Positive Input Channel Select bits 11 = CxVP connects to Vss 10 = CxVP connects to FVR Voltage Reference 01 = CxVP connects to DAC Voltage Reference 00 = CxVP connects to CxIN+ pin bit 3 Unimplemented: Read as '0' bit 2-0 CxNCH<1:0>: Comparator Negative Input Channel Select bits 111 = CxVN connects to GND 110 = CxVN connects to FVR Voltage Reference 101 = Reserved 100 = Reserved 011 = Reserved 010 = Reserved 001 = CxVN connects to CxIN1- pin 000 = CxVN connects to CxIN0- pin ## REGISTER 17-3: CMOUT: COMPARATOR OUTPUT REGISTER | U-0 R-0/0 | | | | |-------|-------------|-----|-----|-----|-----|-----|--------|--|--|--| | _ | _ | _ | | _ | _ | | MC1OUT | | | | | bit 7 | bit 7 bit 0 | | | | | | | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-1 **Unimplemented:** Read as '0' bit 0 MC1OUT: Mirror Copy of C1OUT bit TABLE 17-3: SUMMARY OF REGISTERS ASSOCIATED WITH COMPARATOR MODULE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |----------|-------|--------|--------|--------|-------|-----------|------------|--------|------------------| | ANSELA | _ | _ | _ | ANSA4 | _ | | ANSA<2:0> | • | 105 | | CM1CON0 | C10N | C1OUT | C10E | C1POL | _ | C1SP | C1HYS | C1SYNC | 139 | | CM1CON1 | C1NTP | C1INTN | C1PCI | H<1:0> | _ | C | 21NCH<2:0 | > | 140 | | CMOUT | _ | _ | _ | _ | _ | _ | _ | MC10UT | 140 | | DAC1CON0 | DACEN | _ | DACOE | _ | DACPS | SS<1:0> | _ | _ | 134 | | DAC1CON1 | _ | _ | _ | | | DACR<4:0 | > | | 134 | | FVRCON | FVREN | FVRRDY | TSEN | TSRNG | CDAF\ | /R<1:0> | ADFVI | R<1:0> | 115 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE2 | _ | _ | C1IE | _ | _ | _ | _ | _ | 70 | | PIR2 | _ | _ | C1IF | _ | _ | _ | _ | _ | 73 | | PORTA | _ | _ | RA5 | RA4 | RA3 | RA<2:0> | | | 104 | | LATA | _ | _ | LATA5 | LATA4 | _ | LATA<2:0> | | | 105 | | TRISA | | _ | TRISA5 | TRISA4 | (1) | - | TRISA<2:0> | > | 104 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are unused by the comparator module. Note 1: Unimplemented, read as '1'. #### 18.0 TIMERO MODULE The Timer0 module is an 8-bit timer/counter with the following features: - 8-Bit Timer/Counter register (TMR0) - 3-bit prescaler (independent of Watchdog Timer) - · Programmable internal or external clock source - Programmable external clock edge selection - · Interrupt on overflow - TMR0 can be used to gate Timer1 Figure 18-1 is a block diagram of the Timer0 module. ## 18.1 Timer0 Operation The Timer0 module can be used as either an 8-bit timer or an 8-bit counter. #### 18.1.1 8-BIT TIMER MODE The Timer0 module will increment every instruction cycle if used without a prescaler. The 8-Bit Timer mode is selected by clearing the TMR0CS bit of the OPTION\_REG register. When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write. Note The value written to the TMR0 register can be adjusted to account for the two instruction cycle delay when TMR0 is written. #### 18.1.2 8-BIT COUNTER MODE In 8-Bit Counter mode, the Timer0 module will increment on every rising or falling edge of the T0CKI pin. In 8-Bit Counter mode, the T0CKI pin is selected by setting the TMR0CS bit in the OPTION\_REG register to '1'. The rising or falling transition of the incrementing edge for either input source is determined by the TMR0SE bit in the OPTION\_REG register. #### FIGURE 18-1: TIMERO BLOCK DIAGRAM # 18.1.3 SOFTWARE PROGRAMMABLE PRESCALER A software programmable prescaler is available for exclusive use with Timer0. The prescaler is enabled by clearing the PSA bit of the OPTION\_REG register. **Note:** The Watchdog Timer (WDT) uses its own independent prescaler. There are eight prescaler options for the Timer0 module, ranging from 1:2 to 1:256. The prescale values are selectable via the PS<2:0> bits of the OPTION\_REG register. In order to have a 1:1 prescaler value for the Timer0 module, the prescaler must be disabled by setting the PSA bit of the OPTION REG register. The prescaler is not readable or writable. All instructions writing to the TMR0 register will clear the prescaler. #### 18.1.4 TIMER0 INTERRUPT Timer0 will generate an interrupt when the TMR0 register overflows from FFh to 00h. The TMR0IF interrupt flag bit of the INTCON register is set every time the TMR0 register overflows, regardless of whether or not the Timer0 interrupt is enabled. The TMR0IF bit can only be cleared in software. The Timer0 interrupt enable is the TMR0IE bit of the INTCON register. **Note:** The Timer0 interrupt cannot wake the processor from Sleep since the timer is frozen during Sleep. # 18.1.5 8-BIT COUNTER MODE SYNCHRONIZATION When in 8-Bit Counter mode, the incrementing edge on the T0CKI pin must be synchronized to the instruction clock. Synchronization can be accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the instruction clock. The high and low periods of the external clocking source must meet the timing requirements as shown in Section 26.0 "Electrical Specifications". #### 18.1.6 OPERATION DURING SLEEP Timer0 cannot operate while the processor is in Sleep mode. The contents of the TMR0 register will remain unchanged while the processor is in Sleep mode. # 18.2 Register Definitions: Option Register # REGISTER 18-1: OPTION\_REG: OPTION REGISTER | R/W-1/1 |---------|---------|---------|---------|---------|---------|---------|---------| | WPUEN | INTEDG | TMR0CS | TMR0SE | PSA | | PS<2:0> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit u = Bit is unchanged '1' = Bit is set W = Writable bit U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 WPUEN: Weak Pull-Up Enable bit 1 = All weak pull-ups are disabled (except MCLR if it is enabled) 0 = Weak pull-ups are enabled by individual WPUx latch values bit 6 INTEDG: Interrupt Edge Select bit 1 = Interrupt on rising edge of INT pin0 = Interrupt on falling edge of INT pin bit 5 TMR0CS: Timer0 Clock Source Select bit 1 = Transition on T0CKI pin 0 = Internal instruction cycle clock (Fosc/4) bit 4 TMR0SE: Timer0 Source Edge Select bit 1 = Increment on high-to-low transition on T0CKI pin 0 = Increment on low-to-high transition on T0CKI pin bit 3 **PSA:** Prescaler Assignment bit 1 = Prescaler is not assigned to the Timer0 module0 = Prescaler is assigned to the Timer0 module 0 - 1 rescaler is assigned to the filliero in bit 2-0 **PS<2:0>:** Prescaler Rate Select bits | Bit Value | Timer0 Rat | |-----------|------------| | 000 | 1:2 | | 001 | 1:4 | | 010 | 1:8 | | 011 | 1:16 | | 100 | 1:32 | | 101 | 1:64 | | 110 | 1 : 128 | | 111 | 1 : 256 | ### TABLE 18-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMERO | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |------------|---------------------------------------------|--------|--------|--------|-------|--------|---------|--------|------------------| | ADCON2 | TRIGSEL<3:0> | | | | _ | _ | _ | _ | 126 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | OPTION_REG | WPUEN | INTEDG | TMR0CS | TMR0SE | PSA | | PS<2:0> | | 144 | | TMR0 | Holding Register for the 8-bit Timer0 Count | | | | | | | 142* | | | TRISA | _ | _ | TRISA5 | TRISA4 | (1) | TRISA2 | TRISA1 | TRISA0 | 104 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the Timer0 module. \* Page provides register information. Note 1: Unimplemented, read as '1'. #### 19.0 TIMER1 MODULE WITH GATE CONTROL The Timer1 module is a 16-bit timer/counter with the following features: - 16-bit Timer/Counter register pair (TMR1H:TMR1L) - · Programmable internal or external clock source - · 2-bit prescaler - · Optionally synchronized comparator out - Multiple Timer1 gate (count enable) sources - · Interrupt on overflow - · Wake-up on overflow (external clock, Asynchronous mode only) - · ADC auto-conversion trigger(s) - · Selectable gate source polarity - · Gate Toggle mode - · Gate Single-Pulse mode - · Gate value status - · Gate event interrupt Figure 19-1 is a block diagram of the Timer1 module. #### 19.1 Timer1 Operation The Timer1 module is a 16-bit incrementing counter which is accessed through the TMR1H:TMR1L register pair. Writes to TMR1H or TMR1L directly update the counter. When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source. Timer1 is enabled by configuring the TMR1ON and TMR1GE bits in the T1CON and T1GCON registers, respectively. Table 19-1 displays the Timer1 enable selections. TABLE 19-1: TIMER1 ENABLE SELECTIONS | TMR10N | TMR1GE | Timer1<br>Operation | |--------|--------|---------------------| | 0 | 0 | Off | | 0 | 1 | Off | | 1 | 0 | Always On | | 1 | 1 | Count Enabled | #### 19.2 Clock Source Selection The TMR1CS<1:0> bits of the T1CON register are used to select the clock source for Timer1. Table 19-2 displays the clock source selections. #### 19.2.1 INTERNAL CLOCK SOURCE When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc, as determined by the Timer1 prescaler. When the Fosc internal clock source is selected, the Timer1 register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the Timer1 value. To utilize the full resolution of Timer1, an asynchronous input signal must be used to gate the Timer1 clock input. The following asynchronous sources may be used: - · Asynchronous event on the T1G pin to Timer1 gate - · C1 or C2 comparator input to Timer1 gate #### 19.2.2 EXTERNAL CLOCK SOURCE When the external clock source is selected, the Timer1 module may work as a timer or a counter. When enabled to count, Timer1 is incremented on the rising edge of the external clock input T1CKI. The external clock source can be synchronized to the microcontroller system clock or it can run asynchronously. Note: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions: - · Timer1 enabled after POR - Write to TMR1H or TMR1L - Timer1 is disabled - Timer1 is disabled (TMR1ON = 0) when T1CKI is high, then Timer1 is enabled (TMR1ON = 1) when T1CKI is low TABLE 19-2: CLOCK SOURCE SELECTIONS | TMR1CS<1:0> | T1OSCEN <sup>(1)</sup> | Clock Source | | | | | | |-------------|------------------------|--------------------------------|--|--|--|--|--| | 11 | Х | LFINTOSC | | | | | | | 10 | Х | External Clocking on T1CKI Pin | | | | | | | 01 | Х | System Clock (Fosc) | | | | | | | 00 | X | Instruction Clock (FOSC/4) | | | | | | Note 1: T1OSCEN is not available for these devices. #### 19.3 Timer1 Prescaler Timer1 has four prescaler options, allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPSx bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L. ### 19.4 Timer1 Operation in Asynchronous Counter Mode If control bit, T1SYNC, of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If the external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake up the processor. However, special precautions in software are needed to read/write the timer (see Section 19.4.1 "Reading and Writing Timer1 in Asynchronous Counter Mode"). | Note: | When switching from synchronous to | |-------|-------------------------------------------| | | asynchronous operation, it is possible to | | | skip an increment. When switching from | | | asynchronous to synchronous operation, | | | it is possible to produce an additional | | | increment. | # 19.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, reading the 16-bit timer in two 8-bit values itself poses certain problems, since the timer may overflow between the reads. For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair. #### 19.5 Timer1 Gate Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 Gate Enable. Timer1 gate can also be driven by multiple selectable sources. #### 19.5.1 TIMER1 GATE ENABLE The Timer1 Gate Enable mode is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate Enable mode is configured using the T1GPOL bit of the T1GCON register. When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See Figure 19-3 for timing details. TABLE 19-3: TIMER1 GATE ENABLE SELECTIONS | T1CLK | 1CLK T1GPOL T10 | | Timer1 Operation | |----------|-----------------|---|------------------| | <b>↑</b> | 0 | 0 | Counts | | <b>↑</b> | 0 | 1 | Holds Count | | <b>↑</b> | 1 | 0 | Holds Count | | <b>↑</b> | 1 | 1 | Counts | ### 19.5.2 TIMER1 GATE SOURCE SELECTION Timer1 gate source selections are shown in Table 19-4. Source selection is controlled by the T1GSS<1:0> bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register. **TABLE 19-4: TIMER1 GATE SOURCES** | T1GSS<1:0> | Timer1 Gate Source | |------------|--------------------------------------------------------------------| | 00 | Timer1 Gate Pin (T1G) | | 01 | Overflow of Timer0 (T0_overflow) (TMR0 increments from FFh to 00h) | | 10 | Comparator 1 Output (C1OUT_sync) <sup>(1)</sup> | | 11 | Reserved | **Note 1:** Optionally synchronized comparator output. #### 19.5.2.1 T1G Pin Gate Operation The T1G pin is one source for Timer1 gate control. It can be used to supply an external source to the Timer1 gate circuitry. #### 19.5.2.2 Timer0 Overflow Gate Operation When Timer0 increments from FFh to 00h, a low-tohigh pulse will automatically be generated and internally supplied to the Timer1 gate circuitry. #### 19.5.3 TIMER1 GATE TOGGLE MODE When Timer1 Gate Toggle mode is enabled, it is possible to measure the full cycle length of a Timer1 gate signal, as opposed to the duration of a single level pulse. The Timer1 gate source is routed through a flip-flop that changes state on every incrementing edge of the signal. See Figure 19-4 for timing details. Timer1 Gate Toggle mode is enabled by setting the T1GTM bit of the T1GCON register. When the T1GTM bit is cleared, the flip-flop is cleared and held clear. This is necessary to control which edge is measured. Note: Enabling Toggle mode at the same time as changing the gate polarity may result in indeterminate operation. #### 19.5.4 TIMER1 GATE SINGLE-PULSE MODE When Timer1 Gate Single-Pulse mode is enabled, it is possible to capture a single-pulse gate event. Timer1 Gate Single-Pulse mode is first enabled by setting the T1GSPM bit in the T1GCON register. Next, the T1GGO/DONE bit in the T1GCON register must be set. The Timer1 will be fully enabled on the next incrementing edge. On the next trailing edge of the pulse, the T1GGO/DONE bit will automatically be cleared. No other gate events will be allowed to increment Timer1 until the T1GGO/DONE bit is once again set in software. See Figure 19-5 for timing details. If the Single-Pulse Gate mode is disabled by clearing the T1GSPM bit in the T1GCON register, the T1GGO/DONE bit must also be cleared. Enabling the Toggle mode and the Single-Pulse mode simultaneously will permit both sections to work together. This allows the cycle times on the Timer1 gate source to be measured. See Figure 19-6 for timing details. #### 19.5.5 TIMER1 GATE VALUE STATUS When Timer1 gate value status is utilized, it is possible to read the most current level of the gate control value. The value is stored in the T1GVAL bit in the T1GCON register. The T1GVAL bit is valid even when the Timer1 gate is not enabled (TMR1GE bit is cleared). #### 19.5.6 TIMER1 GATE EVENT INTERRUPT When Timer1 gate event interrupt is enabled, it is possible to generate an interrupt upon the completion of a gate event. When the falling edge of T1GVAL occurs, the TMR1GIF flag bit in the PIR1 register will be set. If the TMR1GIE bit in the PIE1 register is set, then an interrupt will be recognized. The TMR1GIF flag bit operates even when the Timer1 gate is not enabled (TMR1GE bit is cleared). #### 19.6 Timer1 Interrupt The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, these bits must be set: - · TMR1ON bit of the T1CON register - · TMR1IE bit of the PIE1 register - PEIE bit of the INTCON register - · GIE bit of the INTCON register The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine. Note: The TMR1H:TMR1L register pair and the TMR1IF bit must be cleared before enabling interrupts. ### 19.7 Timer1 Operation During Sleep Timer1 can only operate during Sleep when set up in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device: - TMR1ON bit of the T1CON register must be set - · TMR1IE bit of the PIE1 register must be set - PEIE bit of the INTCON register must be set - T1SYNC bit of the T1CON register must be set - TMR1CS bits of the T1CON register must be configured The device will wake up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine. Timer1 oscillator will continue to operate in Sleep regardless of the T1SYNC bit setting. #### 19.7.1 ALTERNATE PIN LOCATIONS This module incorporates I/O pins that can be moved to other locations with the use of the Alternate Pin Function register, APFCON. To determine which pins can be moved and what their default locations are upon a Reset, see Section 11.1 "Alternate Pin Function" for more information. #### FIGURE 19-2: TIMER1 INCREMENTING EDGE ### FIGURE 19-3: TIMER1 GATE ENABLE MODE FIGURE 19-4: TIMER1 GATE TOGGLE MODE FIGURE 19-5: TIMER1 GATE SINGLE-PULSE MODE #### 19.8 Register Definitions: Timer1 Control #### REGISTER 19-1: T1CON: TIMER1 CONTROL REGISTER | R/W-0/u | R/W-0/u | R/W-0/u | R/W-0/u | U-0 | R/W-0/u | U-0 | R/W-0/u | |---------|---------|---------|---------|-----|---------|-----|---------| | TMR1C | S<1:0> | T1CKP | S<1:0> | _ | T1SYNC | _ | TMR10N | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 TMR1CS<1:0>: Timer1 Clock Source Select bits 11 = Timer1 clock source is the LFINTOSC 10 = Timer1 clock source is the T1CKI pin (on the rising edge) 01 = Timer1 clock source is the system clock (FOSC) 00 = Timer1 clock source is the instruction clock (FOSC/4) bit 5-4 T1CKPS<1:0>: Timer1 Input Clock Prescale Select bits 11 = 1:8 Prescale value 10 = 1:4 Prescale value 01 = 1:2 Prescale value 00 = 1:1 Prescale value bit 3 **Unimplemented:** Read as '0' bit 2 T1SYNC: Timer1 Synchronization Control bit 1 = Does not synchronize the asynchronous clock input 0 = Synchronizes the asynchronous clock input with the system clock (Fosc) bit 1 **Unimplemented:** Read as '0' bit 0 TMR1ON: Timer1 On bit 1 = Enables Timer1 0 = Stops Timer1 and clears Timer1 gate flip-flop #### **REGISTER 19-2:** T1GCON: TIMER1 GATE CONTROL REGISTER | R/W-0/u | R/W-0/u | R/W-0/u | R/W-0/u | R/W/HC-0/u | R-x/x | R/W-0/u | R/W-0/u | |---------|---------|---------|---------|----------------|--------|---------|---------| | TMR1GE | T1GPOL | T1GTM | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GS: | S<1:0> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit HC = Hardware Clearable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 TMR1GE: Timer1 Gate Enable bit > If TMR10N = 0: This bit is ignored. If TMR1ON = 1: 1 = Timer1 counting is controlled by the Timer1 gate function 0 = Timer1 counts regardless of Timer1 gate function bit 6 T1GPOL: Timer1 Gate Polarity bit 1 = Timer1 gate is active-high (Timer1 counts when gate is high) 0 = Timer1 gate is active-low (Timer1 counts when gate is low) bit 5 T1GTM: Timer1 Gate Toggle Mode bit 1 = Timer1 Gate Toggle mode is enabled 0 = Timer1 Gate Toggle mode is disabled and toggle flip-flop is cleared Timer1 gate flip-flop toggles on every rising edge. bit 4 T1GSPM: Timer1 Gate Single-Pulse Mode bit 1 = Timer1 Gate Single-Pulse mode is enabled and is controlling Timer1 gate 0 = Timer1 Gate Single-Pulse mode is disabled bit 3 T1GGO/DONE: Timer1 Gate Single-Pulse Acquisition Status bit 1 = Timer1 gate single-pulse acquisition is ready, waiting for an edge 0 = Timer1 gate single-pulse acquisition has completed or has not been started bit 2 T1GVAL: Timer1 Gate Value Status bit Indicates the current state of the Timer1 gate that can be provided to TMR1H:TMR1L. Unaffected by Timer1 Gate Enable (TMR1GE) bit. bit 1-0 T1GSS<1:0>: Timer1 Gate Source Select bits 11 = Reserved 10 = Comparator 1 optionally synchronized output (C1OUT\_sync) 01 = Timer0 overflow output (T0\_overflow) 00 = Timer1 gate pin (T1G) ### TABLE 19-5: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|------------|----------------|-------------------------------|---------------------|----------------|-----------|------------|--------|------------------| | ANSELA | _ | _ | _ | ANSA4 | _ | ANSA<2:0> | | 105 | | | APFCON | RXDTSEL | CWGASEL | CWGBSEL | _ | T1GSEL | TXCKSEL | P2SEL | P1SEL | 101 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | OSCSTAT | _ | PLLR | OSTS | HFIOFR | HFIOFL | MFIOFR | LFIOFR | HFIOFS | 52 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(2)</sup> | TXIE <sup>(2)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(2)</sup> | TXIF <sup>(2)</sup> | _ | _ | TMR2IF | TMR1IF | 73 | | TMR1H | Holding Re | gister for the | Most Signific | ant Byte of | the 16-bit TN | MR1 Count | | | 148* | | TMR1L | Holding Re | gister for the | Least Signifi | cant Byte of | the 16-bit T | MR1 Count | | | 148* | | TRISA | _ | _ | TRISA | <5:4> | (1) | Т | RISA<2:0> | > | 104 | | T1CON | TMR10 | S<1:0> | T1CKPS<1:0> — T1SYNC — TMR1ON | | | TMR10N | 152 | | | | T1GCON | TMR1GE | T1GPOL | T1GTM | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GSS<1:0> | | 153 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the Timer1 module. \* Page provides register information. Note 1: Unimplemented, read as '1'. 2: PIC12(L)F1572 only. #### 20.0 TIMER2 MODULE The Timer2 module incorporates the following features: - · 8-Bit Timer and Period registers (TMR2 and PR2, respectively) - Readable and writable (both registers) - Software programmable prescaler (1:1, 1:4, 1:16 and 1:64) - Software programmable postscaler (1:1 to 1:16) - · Interrupt on TMR2 match with PR2 See Figure 20-1 for a block diagram of Timer2. #### **FIGURE 20-1: TIMER2 BLOCK DIAGRAM** #### **FIGURE 20-2: TIMER2 TIMING DIAGRAM** #### 20.1 Timer2 Operation The clock input to the Timer2 module is the system instruction clock (Fosc/4). TMR2 increments from 00h on each clock edge. A 4-bit counter/prescaler on the clock input allows direct input, divide-by-4 and divide-by-16 prescale options. These options are selected by the prescaler control bits, T2CKPS<1:0> of the T2CON register. The value of TMR2 is compared to that of the Period register, PR2, on each clock cycle. When the two values match, the comparator generates a match signal as the timer output. This signal also resets the value of TMR2 to 00h on the next cycle and drives the output counter/postscaler (see Section 20.2 "Timer2 Interrupt"). The TMR2 and PR2 registers are both directly readable and writable. The TMR2 register is cleared on any device Reset, whereas the PR2 register initializes to FFh. Both the prescaler and postscaler counters are cleared on the following events: - · A write to the TMR2 register - · A write to the T2CON register - Power-on Reset (POR) - · Brown-out Reset (BOR) - MCLR Reset - · Watchdog Timer (WDT) Reset - · Stack Overflow Reset - · Stack Underflow Reset - RESET Instruction Note: TMR2 is not cleared when T2CON is written ### 20.2 Timer2 Interrupt Timer2 can also generate an optional device interrupt. The Timer2 output signal (T2\_match) provides the input for the 4-bit counter/postscaler. This counter generates the TMR2 match interrupt flag which is latched in TMR2IF of the PIR1 register. The interrupt is enabled by setting the TMR2 Match Interrupt Enable bit, TMR2IE of the PIE1 register. A range of 16 postscale options (from 1:1 through 1:16 inclusive) can be selected with the postscaler control bits, T2OUTPS<3:0>, of the T2CON register. #### 20.3 Timer2 Output The output of TMR2 is T2 match. The T2\_match signal is synchronous with the system clock. Figure 20-3 shows two examples of the timing of the T2\_match signal relative to Fosc and prescale value, T2CKPS<1:0>. The upper diagram illustrates 1:1 prescale timing and the lower diagram, 1:X prescale timing. FIGURE 20-3: T2\_MATCH TIMING DIAGRAM #### 20.4 Timer2 Operation During Sleep Timer2 cannot be operated while the processor is in Sleep mode. The contents of the TMR2 and PR2 registers will remain unchanged while the processor is in Sleep mode. #### 20.5 Register Definitions: Timer2 Control #### REGISTER 20-1: T2CON: TIMER2 CONTROL REGISTER | U-0 | R/W-0/0 |-------|---------|---------|---------|---------|---------|---------|---------| | _ | | T2OUTF | PS<3:0> | | TMR2ON | T2CKP | S<1:0> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 Unimplemented: Read as '0' bit 6-3 T2OUTPS<3:0>: Timer2 Output Postscaler Select bits 0000 = 1:1 Postscaler 0001 = 1:2 Postscaler 0010 = 1:3 Postscaler 0011 **= 1:4 Postscaler** 0100 = 1:5 Postscaler 0101 **= 1:6 Postscaler** 0110 = 1:7 Postscaler 0111 = 1:8 Postscaler 1000 = 1:9 Postscaler 1001 = 1:10 Postscaler 1010 = 1:11 Postscaler 1011 = 1:12 Postscaler 1100 = 1:13 Postscaler 1101 = 1:14 Postscaler 1110 = 1:15 Postscaler 1111 = 1:16 Postscaler bit 2 TMR2ON: Timer2 On bit 1 = Timer2 is on 0 = Timer2 is off bit 1-0 T2CKPS<1:0>: Timer2 Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 10 = Prescaler is 16 11 = Prescaler is 64 #### TABLE 20-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER2 | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |--------|------------|----------------|---------------------------------|---------------------|-------|--------|--------|--------|------------------| | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | PR2 | Timer2 Mod | dule Period | Register | | | | | | 155* | | T2CON | _ | • | T2OUTPS<3:0> TMR2ON T2CKPS<1:0> | | | | | | | | TMR2 | Holding Re | gister for the | e 8-bit TMR2 | 2 Count | | | | | 155* | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for Timer2 module. \* Page provides register information. Note 1: PIC12(L)F1572 only. # 21.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART) The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer, independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a host synchronous device. The EUSART module includes the following capabilities: - Full-duplex asynchronous transmit and receive - · Two-character input buffer - · One-character output buffer - · Programmable 8-bit or 9-bit character length - · Address detection in 9-bit mode - · Input buffer overrun error detection - · Received character framing error detection - · Half-duplex synchronous host - · Half-duplex synchronous client - Programmable clock polarity in synchronous modes - · Sleep operation The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems: - · Automatic detection and calibration of the baud rate - · Wake-up on Break reception - · 13-bit Break character transmit Block diagrams of the EUSART transmitter and receiver are shown in Figure 21-1 and Figure 21-2. FIGURE 21-1: EUSART TRANSMIT BLOCK DIAGRAM **FIGURE 21-2: EUSART RECEIVE BLOCK DIAGRAM** The operation of the EUSART module is controlled through three registers: - · Transmit Status and Control (TXSTA) - · Receive Status and Control (RCSTA) - Baud Rate Control (BAUDCON) These registers are detailed in Register 21-1, Register 21-2 and Register 21-3, respectively. When the receiver or transmitter section is not enabled, then the corresponding RX or TX pin may be used for general purpose input and output. #### 21.1 EUSART Asynchronous Mode The EUSART transmits and receives data using the standard Non-Return-to-Zero (NRZ) format. NRZ is implemented with two levels: a VoH Mark state which represents a '1' data bit, and a Vol Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit, followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 21-5 for examples of baud rate configurations. The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit. ### 21.1.1 EUSART ASYNCHRONOUS TRANSMITTER The EUSART transmitter block diagram is shown in Figure 21-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register. #### 21.1.1.1 Enabling the Transmitter The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits: - TXEN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the TXEN bit of the TXSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSELx bit. **Note:** The TXIF transmitter interrupt flag is set when the TXEN enable bit is set. #### 21.1.1.2 Transmitting Data A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one Tcy immediately following the Stop bit transmission. The transmission of the Start bit, data bits and Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG. #### 21.1.1.3 Transmit Data Polarity The polarity of the transmit data can be controlled with the SCKP bit of the BAUDCON register. The default state of this bit is '0' which selects high true transmit Idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true Idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See Section 21.5.1.2 "Clock Polarity". #### 21.1.1.4 Transmit Interrupt Flag The TXIF interrupt flag bit of the PIR1 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software. The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of the TXIE enable bit. To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG. #### 21.1.1.5 TSR Status The TRMT bit of the TXSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user has to poll this bit to determine the TSR status. **Note:** The TSR register is not mapped in data memory, so it is not available to the user. #### 21.1.1.6 Transmitting 9-Bit Characters The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTA register is set, the EUSART will shift nine bits out for each character transmitted. The TX9D bit of the TXSTA register is the ninth and Most Significant data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR register immediately after the TXREG is written. A special 9-Bit Address mode is available for use with multiple receivers. See **Section 21.1.2.7 "Address Detection"** for more information on this mode. #### 21.1.1.7 Asynchronous Transmission Setup - Initialize the SPBRGH/SPBRGL register pair, and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 21.4 "EUSART Baud Rate Generator (BRG)"). - Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection. - 4. Set the SCKP bit if inverted transmit is desired. - Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set. - If interrupts are desired, set the TXIE interrupt enable bit of the PIE1 register. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set. - If 9-bit transmission is selected, the ninth bit will be loaded into the TX9D data bit. - Load 8-bit data into the TXREG register. This will start the transmission. #### FIGURE 21-3: ASYNCHRONOUS TRANSMISSION #### FIGURE 21-4: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK) TABLE 21-1: SUMMARY OF REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|-------------------------------|-------|---------------------|---------------------|--------|--------|--------|--------|------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168* | | SPBRGL | | | | BRG· | <7:0> | • | | | 170* | | SPBRGH | | | | BRG< | :15:8> | | | | 170* | | TXREG | EUSART Transmit Data Register | | | | | | | | 160 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for asynchronous transmission. **Note 1:** PIC12(L)F1572 only. <sup>\*</sup> Page provides register information. ### 21.1.2 EUSART ASYNCHRONOUS RECEIVER The Asynchronous mode is typically used in RS-232 systems. The receiver block diagram is shown in Figure 21-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCREG register. #### 21.1.2.1 Enabling the Receiver The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits: - CREN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the CREN bit of the RCSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART. The programmer must set the corresponding TRIS bit to configure the RX/DT I/O pin as an input. Note: If the RX/DT function is on an analog pin, the corresponding ANSELx bit must be cleared for the receiver to function. #### 21.1.2.2 Receiving Data The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds, then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character; otherwise, the framing error is cleared for this character. See Section 21.1.2.4 "Receive Framing **Error**" for more information on framing errors. Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCREG register. Note: If the receive FIFO is overrun, no additional characters will be received until the Overrun condition is cleared. See Section 21.1.2.5 "Receive Overrun Error" for more information on overrun errors. #### 21.1.2.3 Receive Interrupts The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software. RCIF interrupts are enabled by setting all of the following bits: - RCIE, Interrupt Enable bit of the PIE1 register - PEIE, Peripheral Interrupt Enable bit of the INTCON register - GIE, Global Interrupt Enable bit of the INTCON register The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits. #### 21.1.2.4 Receive Framing Error Each character in the receive FIFO buffer has a corresponding framing error status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG. The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error. The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the EUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt. Note: If all receive characters in the receive FIFO have framing errors, repeated reads of the RCREG will not clear the FERR bit. #### 21.1.2.5 Receive Overrun Error The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read, but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by resetting the EUSART by clearing the SPEN bit of the RCSTA register. #### 21.1.2.6 Receiving 9-Bit Characters The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set, the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG. #### 21.1.2.7 Address Detection A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register. Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored. Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit. #### 21.1.2.8 Asynchronous Reception Setup - Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 21.4 "EUSART Baud Rate Generator (BRG)"). - 2. Clear the ANSELx bit for the RX pin (if applicable). - 3. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation. - If interrupts are desired, set the RCIE bit of the PIE1 register, and the GIE and PEIE bits of the INTCON register. - 5. If 9-bit reception is desired, set the RX9 bit. - 6. Enable reception by setting the CREN bit. - The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set. - Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit. - Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register. - If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit. #### 21.1.2.9 9-Bit Address Detection Mode Setup This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable: - Initialize the SPBRGH/SPBRGL register pair, and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 21.4 "EUSART Baud Rate Generator (BRG)"). - 2. Clear the ANSELx bit for the RX pin (if applicable). - Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation. - If interrupts are desired, set the RCIE bit of the PIE1 register, and the GIE and PEIE bits of the INTCON register. - 5. Enable 9-bit reception by setting the RX9 bit. - Enable address detection by setting the ADDEN bit. - 7. Enable reception by setting the CREN bit. - The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set. - Read the RCSTA register to get the error flags. The ninth data bit will always be set. - Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address. - 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit. - 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts. #### FIGURE 21-5: ASYNCHRONOUS RECEPTION TABLE 21-2: SUMMARY OF REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>on Page | |---------|---------|-----------|---------------------|---------------------|-------------|--------|--------|--------|---------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | RCREG | | | EUS | ART Receiv | ve Data Reg | gister | | | 163* | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168* | | SPBRGL | | | | BRG• | <7:0> | | | | 170* | | SPBRGH | | BRG<15:8> | | | | | | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for asynchronous reception. \* Page provides register information. Note 1: PIC12(L)F1572 only. # 21.2 Clock Accuracy with Asynchronous Operation The factory calibrates the Internal Oscillator Block (INTOSC) output. However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. The Auto-Baud Detect feature (see **Section 21.4.1** "**Auto-Baud Detect**") can be used to compensate for changes in the INTOSC frequency. There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency. #### 21.3 Register Definitions: EUSART Control #### REGISTER 21-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER | R/W-/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R-1/1 | R/W-0/0 | |--------|---------|---------------------|---------|---------|---------|-------|---------| | CSRC | TX9 | TXEN <sup>(1)</sup> | SYNC | SENDB | BRGH | TRMT | TX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bitu = Bit is unchanged x = Bit is unknown = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 CSRC: Clock Source Select bit Asynchronous mode: Don't care. Synchronous mode: 1 = Host mode (clock generated internally from BRG) 0 = Client mode (clock from external source) bit 6 TX9: 9-Bit Transmit Enable bit 1 = Selects 9-bit transmission 0 = Selects 8-bit transmission bit 5 **TXEN:** Transmit Enable bit<sup>(1)</sup> 1 = Transmit is enabled0 = Transmit is disabled bit 4 SYNC: EUSART Mode Select bit 1 = Synchronous mode0 = Asynchronous mode bit 3 SENDB: Send Break Character bit Asynchronous mode: 1 = Sends Sync Break on next transmission (cleared by hardware upon completion) 0 = Sync Break transmission completed Synchronous mode: Don't care. bit 2 BRGH: High Baud Rate Select bit Asynchronous mode: 1 = High speed 0 = Low speed Synchronous mode: Unused in this mode. bit 1 **TRMT:** Transmit Shift Register Status bit 1 = TSR is empty 0 = TSR is full bit 0 **TX9D:** Ninth bit of Transmit Data Can be address/data bit or a parity bit. Note 1: SREN/CREN overrides TXEN in Sync mode. #### REGISTER 21-2: RCSTA: RECEIVE STATUS AND CONTROL REGISTER | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R-0/0 | R-0/0 | R-0/0 | |---------|---------|---------|---------|---------|-------|-------|-------| | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 SPEN: Serial Port Enable bit 1 = Serial port is enabled (configures RX/DT and TX/CK pins as serial port pins) 0 = Serial port is disabled (held in Reset) bit 6 **RX9:** 9-Bit Receive Enable bit 1 = Selects 9-bit reception0 = Selects 8-bit reception bit 5 SREN: Single Receive Enable bit Asynchronous mode: Don't care. Synchronous mode - Host: 1 = Enables single receive 0 = Disables single receive This bit is cleared after reception is complete. Synchronous mode – Client: Don't care. bit 4 CREN: Continuous Receive Enable bit Asynchronous mode: 1 = Enables receiver 0 = Disables receiver Synchronous mode: 1 = Enables continuous receive until enable bit CREN is cleared (CREN overrides SREN) 0 = Disables continuous receive bit 3 ADDEN: Address Detect Enable bit Asynchronous mode 9-bit (RX9 = 1): 1 = Enables address detection, enables interrupt and loads the receive buffer when RSR<8> is set 0 = Disables address detection, all bytes are received and ninth bit can be used as parity bit Asynchronous mode 8-bit (RX9 = 0): Don't care. bit 2 **FERR:** Framing Error bit 1 = Framing error (can be updated by reading RCREG register and receiving next valid byte) 0 = No framing error bit 1 **OERR:** Overrun Error bit 1 = Overrun error (can be cleared by clearing bit, CREN) 0 = No overrun error bit 0 RX9D: Ninth Bit of Received Data bit This can be address/data bit or a parity bit and must be calculated by user firmware. #### REGISTER 21-3: BAUDCON: BAUD RATE CONTROL REGISTER | R-0/0 | R-1/1 | U-0 | R/W-0/0 | R/W-0/0 | U-0 | R/W-0/0 | R/W-0/0 | |--------|-------|-----|---------|---------|-----|---------|---------| | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 ABDOVF: Auto-Baud Detect Overflow bit Asynchronous mode: 1 = Auto-baud timer overflowed 0 = Auto-baud timer did not overflow Synchronous mode: Don't care. bit 6 RCIDL: Receive Idle Flag bit Asynchronous mode: 1 = Receiver is Idle 0 = Start bit has been received and the receiver is receiving Synchronous mode: Don't care. bit 5 **Unimplemented:** Read as '0' bit 4 SCKP: Synchronous Clock Polarity Select bit Asynchronous mode: 1 = Transmits inverted data to the TX/CK pin 0 = Transmits non-inverted data to the TX/CK pin Synchronous mode: 1 = Data is clocked on rising edge of the clock0 = Data is clocked on falling edge of the clock bit 3 BRG16: 16-Bit Baud Rate Generator bit 1 = 16-bit Baud Rate Generator is used0 = 8-bit Baud Rate Generator is used bit 2 **Unimplemented:** Read as '0' bit 1 WUE: Wake-up Enable bit Asynchronous mode: 1 = Receiver is waiting for a falling edge; no character will be received, RCIF bit will be set, WUE will automatically clear after RCIF is set 0 = Receiver is operating normally Synchronous mode: Don't care bit 0 ABDEN: A.uto-Baud Detect Enable bit Asynchronous mode: 1 = Auto-Baud Detect mode is enabled (clears when auto-baud is complete) 0 = Auto-Baud Detect mode is disabled Synchronous mode: Don't care. # 21.4 EUSART Baud Rate Generator (BRG) The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCON register selects 16-bit mode. The SPBRGH/SPBRGL register pair determines the period of the free-running baud rate timer. In Asynchronous mode, the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTA register and the BRG16 bit of the BAUDCON register. In Synchronous mode, the BRGH bit is ignored. Table 21-3 contains the formulas for determining the baud rate. Example 21-1 provides a sample calculation for determining the baud rate and baud rate error. Typical baud rates and error values for various Asynchronous modes have been computed and are shown in Table 21-3. It may be advantageous to use the high baud rate (BRGH = 1) or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies. Writing a new value to the SPBRGH/SPBRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate. If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is Idle before changing the system clock. ### EXAMPLE 21-1: CALCULATING BAUD RATE ERROR For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate = $$\frac{FOSC}{64([SPBRGH:SPBRGL] + 1)}$$ Solving for SPBRGH:SPBRGL: $$X = \frac{\frac{Fosc}{Desired Baud Rate}}{64} - 1$$ $$= \frac{\frac{16000000}{9600}}{64} - 1$$ $$= [25.042] = 25$$ $$Calculated Baud Rate = \frac{16000000}{64(25+1)}$$ $$= 9615$$ $$Error = \frac{Calc. Baud Rate - Desired Baud Rate}{Desired Baud Rate}$$ $$= \frac{(9615 - 9600)}{9600} = 0.16\%$$ TABLE 21-3: BAUD RATE FORMULAS | C | onfiguration B | its | DDC/FUCADT Made | Poud Poto Formula | |------|----------------|------|---------------------|-------------------| | SYNC | BRG16 | BRGH | BRG/EUSART Mode | Baud Rate Formula | | 0 | 0 | 0 | 8-bit/Asynchronous | Fosc/[64 (n+1)] | | 0 | 0 | 1 | 8-bit/Asynchronous | F000/[46 (n.14)] | | 0 | 1 | 0 | 16-bit/Asynchronous | Fosc/[16 (n+1)] | | 0 | 1 | 1 | 16-bit/Asynchronous | | | 1 | 0 | Х | 8-bit/Synchronous | Fosc/[4 (n+1)] | | 1 | 1 | х | 16-bit/Synchronous | | **Legend:** x = Don't care; n = value of SPBRGH/SPBRGL register pair. TABLE 21-4: SUMMARY OF REGISTERS ASSOCIATED WITH THE BAUD RATE GENERATOR | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|--------|-------|-------|-------|--------|-------|-------|-------|------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168 | | SPBRGL | | | | BRG. | <7:0> | | | | 170* | | SPBRGH | | | | BRG< | :15:8> | | | | 170* | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for the Baud Rate Generator. <sup>\*</sup> Page provides register information. TABLE 21-5: BAUD RATES FOR ASYNCHRONOUS MODES | | | | | | SYNC | = 0, BRGH | l = 0, BRC | <b>316 =</b> 0 | | | | | |--------|----------------|------------|-----------------------------|-------------------|------------|-----------------------------|----------------|----------------|-----------------------------|--------------------|------------|-----------------------------| | BAUD | Fosc | = 20.00 | 0 MHz | Fosc = 18.432 MHz | | | Fosc | = 16.00 | 0 MHz | Fosc = 11.0592 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | 300 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1200 | 1221 | 1.73 | 255 | 1200 | 0.00 | 239 | 1202 | 0.16 | 207 | 1200 | 0.00 | 143 | | 2400 | 2404 | 0.16 | 129 | 2400 | 0.00 | 119 | 2404 | 0.16 | 103 | 2400 | 0.00 | 71 | | 9600 | 9470 | -1.36 | 32 | 9600 | 0.00 | 29 | 9615 | 0.16 | 25 | 9600 | 0.00 | 17 | | 10417 | 10417 | 0.00 | 29 | 10286 | -1.26 | 27 | 10417 | 0.00 | 23 | 10165 | -2.42 | 16 | | 19.2k | 19.53k | 1.73 | 15 | 19.20k | 0.00 | 14 | 19.23k | 0.16 | 12 | 19.20k | 0.00 | 8 | | 57.6k | _ | _ | _ | 57.60k | 0.00 | 7 | _ | _ | _ | 57.60k | 0.00 | 2 | | 115.2k | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | | | | | | | SYNC | = 0, BRGH | I = 0, BRC | <b>316 =</b> 0 | | | | | |--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|----------------|-----------------------------|----------------|------------|-----------------------------| | BAUD | Fos | c = 8.000 | ) MHz | Fos | c = 4.000 | ) MHz | Fosc | = 3.686 | 4 MHz | Fos | c = 1.000 | ) MHz | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | 300 | _ | _ | _ | 300 | 0.16 | 207 | 300 | 0.00 | 191 | 300 | 0.16 | 51 | | 1200 | 1202 | 0.16 | 103 | 1202 | 0.16 | 51 | 1200 | 0.00 | 47 | 1202 | 0.16 | 12 | | 2400 | 2404 | 0.16 | 51 | 2404 | 0.16 | 25 | 2400 | 0.00 | 23 | _ | _ | _ | | 9600 | 9615 | 0.16 | 12 | _ | _ | _ | 9600 | 0.00 | 5 | _ | _ | _ | | 10417 | 10417 | 0.00 | 11 | 10417 | 0.00 | 5 | _ | _ | _ | _ | _ | _ | | 19.2k | _ | _ | _ | _ | _ | _ | 19.20k | 0.00 | 2 | _ | _ | _ | | 57.6k | _ | _ | _ | _ | _ | _ | 57.60k | 0.00 | 0 | _ | _ | _ | | 115.2k | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | SYNC | = 0, BRGH | l = 1, BRC | <b>316 =</b> 0 | | | | | |--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|----------------|-----------------------------|----------------|------------|-----------------------------| | BAUD | Fosc | = 20.00 | 0 MHz | Foso | = 18.43 | 2 MHz | Fosc | = 16.00 | 0 MHz | Fosc | = 11.059 | 92 MHz | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | 300 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 1200 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 2400 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 9600 | 9615 | 0.16 | 129 | 9600 | 0.00 | 119 | 9615 | 0.16 | 103 | 9600 | 0.00 | 71 | | 10417 | 10417 | 0.00 | 119 | 10378 | -0.37 | 110 | 10417 | 0.00 | 95 | 10473 | 0.53 | 65 | | 19.2k | 19.23k | 0.16 | 64 | 19.20k | 0.00 | 59 | 19.23k | 0.16 | 51 | 19.20k | 0.00 | 35 | | 57.6k | 56.82k | -1.36 | 21 | 57.60k | 0.00 | 19 | 58.82k | 2.12 | 16 | 57.60k | 0.00 | 11 | | 115.2k | 113.64k | -1.36 | 10 | 115.2k | 0.00 | 9 | 111.1k | -3.55 | 8 | 115.2k | 0.00 | 5 | TABLE 21-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | | SYNC | = 0, BRG | l = 1, BRC | <b>316 =</b> 0 | | | | | | |--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|----------------|-----------------------------|------------------|------------|-----------------------------|--| | BAUD | Fos | c = 8.000 | ) MHz | Fos | c = 4.000 | ) MHz | Fosc | = 3.686 | 4 MHz | Fosc = 1.000 MHz | | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | | 300 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 300 | 0.16 | 207 | | | 1200 | _ | _ | _ | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 51 | | | 2400 | 2404 | 0.16 | 207 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 25 | | | 9600 | 9615 | 0.16 | 51 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | _ | _ | _ | | | 10417 | 10417 | 0.00 | 47 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 5 | | | 19.2k | 19231 | 0.16 | 25 | 19.23k | 0.16 | 12 | 19.2k | 0.00 | 11 | _ | _ | _ | | | 57.6k | 55556 | -3.55 | 8 | _ | _ | _ | 57.60k | 0.00 | 3 | _ | _ | _ | | | 115.2k | _ | _ | _ | _ | _ | _ | 115.2k | 0.00 | 1 | | _ | _ | | | | | | | | SYNC | C = 0, BRGH | I = 0, BRG | 316 = 1 | | | | | |--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------| | BAUD | Fosc | = 20.00 | 0 MHz | Fosc | = 18.43 | 2 MHz | Fosc | = 16.00 | 0 MHz | Fosc | = 11.059 | 92 MHz | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | 300 | 300.0 | -0.01 | 4166 | 300.0 | 0.00 | 3839 | 300.03 | 0.01 | 3332 | 300.0 | 0.00 | 2303 | | 1200 | 1200 | -0.03 | 1041 | 1200 | 0.00 | 959 | 1200.5 | 0.04 | 832 | 1200 | 0.00 | 575 | | 2400 | 2399 | -0.03 | 520 | 2400 | 0.00 | 479 | 2398 | -0.08 | 416 | 2400 | 0.00 | 287 | | 9600 | 9615 | 0.16 | 129 | 9600 | 0.00 | 119 | 9615 | 0.16 | 103 | 9600 | 0.00 | 71 | | 10417 | 10417 | 0.00 | 119 | 10378 | -0.37 | 110 | 10417 | 0.00 | 95 | 10473 | 0.53 | 65 | | 19.2k | 19.23k | 0.16 | 64 | 19.20k | 0.00 | 59 | 19.23k | 0.16 | 51 | 19.20k | 0.00 | 35 | | 57.6k | 56.818 | -1.36 | 21 | 57.60k | 0.00 | 19 | 58.82k | 2.12 | 16 | 57.60k | 0.00 | 11 | | 115.2k | 113.636 | -1.36 | 10 | 115.2k | 0.00 | 9 | 111.11k | -3.55 | 8 | 115.2k | 0.00 | 5 | | | | | | | SYNC | C = 0, BRGH | H = 0, BRO | G16 = 1 | | | | | |--------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|------------------|------------|-----------------------------| | BAUD | Fos | c = 8.000 | ) MHz | Fos | c = 4.000 | 0 MHz | Fosc | = 3.686 | 4 MHz | Fosc = 1.000 MHz | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | 300 | 299.9 | -0.02 | 1666 | 300.1 | 0.04 | 832 | 300.0 | 0.00 | 767 | 300.5 | 0.16 | 207 | | 1200 | 1199 | -0.08 | 416 | 1202 | 0.16 | 207 | 1200 | 0.00 | 191 | 1202 | 0.16 | 51 | | 2400 | 2404 | 0.16 | 207 | 2404 | 0.16 | 103 | 2400 | 0.00 | 95 | 2404 | 0.16 | 25 | | 9600 | 9615 | 0.16 | 51 | 9615 | 0.16 | 25 | 9600 | 0.00 | 23 | _ | _ | _ | | 10417 | 10417 | 0.00 | 47 | 10417 | 0.00 | 23 | 10473 | 0.53 | 21 | 10417 | 0.00 | 5 | | 19.2k | 19.23k | 0.16 | 25 | 19.23k | 0.16 | 12 | 19.20k | 0.00 | 11 | _ | _ | _ | | 57.6k | 55556 | -3.55 | 8 | _ | _ | _ | 57.60k | 0.00 | 3 | _ | _ | _ | | 115.2k | _ | _ | _ | _ | _ | _ | 115.2k | 0.00 | 1 | _ | _ | _ | TABLE 21-5: BAUD RATES FOR ASYNCHRONOUS MODES (CONTINUED) | | | | | SYNC = 0 | , BRGH | = 1, BRG16 | = 1 or SY | NC = 1, | BRG16 = 1 | | | | | |--------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|----------------|------------|-----------------------------|--------------------|------------|-----------------------------|--| | BAUD | Fosc = 20.000 MHz | | 0 MHz | Fosc = 18.432 MHz | | | Fosc | = 16.00 | 0 MHz | Fosc = 11.0592 MHz | | | | | RATE | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | | 300 | 300.0 | 0.00 | 16665 | 300.0 | 0.00 | 15359 | 300.0 | 0.00 | 13332 | 300.0 | 0.00 | 9215 | | | 1200 | 1200 | -0.01 | 4166 | 1200 | 0.00 | 3839 | 1200.1 | 0.01 | 3332 | 1200 | 0.00 | 2303 | | | 2400 | 2400 | 0.02 | 2082 | 2400 | 0.00 | 1919 | 2399.5 | -0.02 | 1666 | 2400 | 0.00 | 1151 | | | 9600 | 9597 | -0.03 | 520 | 9600 | 0.00 | 479 | 9592 | -0.08 | 416 | 9600 | 0.00 | 287 | | | 10417 | 10417 | 0.00 | 479 | 10425 | 0.08 | 441 | 10417 | 0.00 | 383 | 10433 | 0.16 | 264 | | | 19.2k | 19.23k | 0.16 | 259 | 19.20k | 0.00 | 239 | 19.23k | 0.16 | 207 | 19.20k | 0.00 | 143 | | | 57.6k | 57.47k | -0.22 | 86 | 57.60k | 0.00 | 79 | 57.97k | 0.64 | 68 | 57.60k | 0.00 | 47 | | | 115.2k | 116.3k | 0.94 | 42 | 115.2k | 0.00 | 39 | 114.29k | -0.79 | 34 | 115.2k | 0.00 | 23 | | | BAUD<br>RATE | SYNC = 0, BRGH = 1, BRG16 = 1 or SYNC = 1, BRG16 = 1 | | | | | | | | | | | | |--------------|------------------------------------------------------|------------|-----------------------------|------------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------| | | Fosc = 8.000 MHz | | | Fosc = 4.000 MHz | | | Fosc = 3.6864 MHz | | | Fosc = 1.000 MHz | | | | | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>Value<br>(decimal) | | 300 | 300.0 | 0.00 | 6666 | 300.0 | 0.01 | 3332 | 300.0 | 0.00 | 3071 | 300.1 | 0.04 | 832 | | 1200 | 1200 | -0.02 | 1666 | 1200 | 0.04 | 832 | 1200 | 0.00 | 767 | 1202 | 0.16 | 207 | | 2400 | 2401 | 0.04 | 832 | 2398 | 0.08 | 416 | 2400 | 0.00 | 383 | 2404 | 0.16 | 103 | | 9600 | 9615 | 0.16 | 207 | 9615 | 0.16 | 103 | 9600 | 0.00 | 95 | 9615 | 0.16 | 25 | | 10417 | 10417 | 0 | 191 | 10417 | 0.00 | 95 | 10473 | 0.53 | 87 | 10417 | 0.00 | 23 | | 19.2k | 19.23k | 0.16 | 103 | 19.23k | 0.16 | 51 | 19.20k | 0.00 | 47 | 19.23k | 0.16 | 12 | | 57.6k | 57.14k | -0.79 | 34 | 58.82k | 2.12 | 16 | 57.60k | 0.00 | 15 | _ | _ | _ | | 115.2k | 117.6k | 2.12 | 16 | 111.1k | -3.55 | 8 | 115.2k | 0.00 | 7 | _ | _ | _ | #### 21.4.1 AUTO-BAUD DETECT The EUSART module supports automatic detection and calibration of the baud rate. In the Auto-Baud Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. The Baud Rate Generator is used to time the period of a received 55h (ASCII "U"), which is the Sync character for the LIN bus. The unique feature of this character is that it has five rising edges, including the Stop bit edge. Setting the ABDEN bit of the BAUDCON register starts the auto-baud calibration sequence (Figure 21-6). While the ABD sequence takes place, the EUSART state machine is held in Idle. On the first rising edge of the receive line, after the Start bit, the SPBRG begins counting up using the BRG counter clock as shown in Table 21-6. The fifth rising edge will occur on the RX pin at the end of the eighth bit period. At that time, an accumulated value totaling the proper BRG period is left in the SPBRGH/SPBRGL register pair, the ABDEN bit is automatically cleared and the RCIF interrupt flag is set. The value in RCREG needs to be read to clear the RCIF interrupt. The RCREG content must be discarded. When calibrating for modes that do not use the SPBRGH register, the user can verify that the SPBRGL register did not overflow by checking for 00h in the SPBRGH register. The BRG auto-baud clock is determined by the BRG16 and BRGH bits, as shown in Table 21-6. During ABD, both the SPBRGH and SPBRGL registers are used as a 16-bit counter, independent of the BRG16 bit setting. While calibrating the baud rate period, the SPBRGH and SPBRGL registers are clocked at 1/8th the BRG base clock rate. The resulting byte measurement is the average bit time when clocked at full speed. - Note 1: If the WUE bit is set with the ABDEN bit, Auto-Baud Detection will occur on the byte <u>following</u> the Break character (see Section 21.4.3 "Auto-Wake-up on Break"). - 2: It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible. - 3: During the auto-baud process, the auto-baud counter starts counting at 1. Upon completion of the auto-baud sequence, to achieve maximum accuracy, subtract 1 from the SPBRGH:SPBRGL register pair. TABLE 21-6: BRG COUNTER CLOCK RATES | BRG16 | BRGH | BRG Base<br>Clock | BRG ABD<br>Clock | | | | |-------|------|-------------------|------------------|--|--|--| | 0 | 0 | Fosc/64 | Fosc/512 | | | | | 0 | 1 | Fosc/16 | Fosc/128 | | | | | 1 | 0 | Fosc/16 | Fosc/128 | | | | | 1 | 1 | Fosc/4 | Fosc/32 | | | | Note: During the ABD sequence, the SPBRGL and SPBRGH registers are both used as a 16-bit counter, independent of the BRG16 setting. FIGURE 21-6: AUTOMATIC BAUD RATE CALIBRATION #### 21.4.2 AUTO-BAUD OVERFLOW During the course of Automatic Baud Detection, the ABDOVF bit of the BAUDCON register will be set if the baud rate counter overflows before the fifth rising edge is detected on the RX pin. The ABDOVF bit indicates that the counter has exceeded the maximum count that can fit in the 16 bits of the SPBRGH:SPBRGL register pair. The Overflow condition will set the RCIF flag. The counter continues to count until the fifth rising edge is detected on the RX pin. The RCIDL bit will remain false ('0') until the fifth rising edge, at which time, the RDICL bit will set. If the RCREG is read after the overflow occurs, but before the fifth rising edge, the fifth rising edge will set the RCIF again. Terminating the auto-baud process early to clear an Overflow condition will prevent proper detection of the Sync character fifth rising edge. If any falling edges of the Sync character have not yet occurred when the ABDEN bit is cleared, then those will be falsely detected as Start bits. The following steps are recommended to clear the Overflow condition: - Read RCREG to clear RCIF. - 2. If RCIDL is zero, then wait for RCIF and repeat Step 1. - 3. Clear the ABDOVF bit. #### 21.4.3 AUTO-WAKE-UP ON BREAK During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper character reception cannot be performed. The auto-wake-up feature allows the controller to wake up due to activity on the RX/DT line. This feature is available only in Asynchronous mode. The auto-wake-up feature is enabled by setting the WUE bit of the BAUDCON register. Once set, the normal receive sequence on RX/DT is disabled, and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a wake-up signal character for the LIN protocol.) The EUSART module generates an RCIF interrupt coincident with the wake-up event. The interrupt is generated synchronously to the Q clocks in normal CPU operating modes (Figure 21-7), and asynchronously if the device is in Sleep mode (Figure 21-8). The interrupt condition is cleared by reading the RCREG register. The WUE bit is automatically cleared by the low-to-high transition on the RX line at the end of the Break. This signals to the user that the Break event is over. At this point, the EUSART module is in Idle mode waiting to receive the next character. #### 21.4.3.1 Special Considerations #### **Break Character** To avoid character errors or character fragments during a wake-up event, the wake-up character must be all zeros. When the wake-up is enabled, the function works independent of the low time on the data stream. If the WUE bit is set and a valid nonzero character is received, the low time from the Start bit to the first rising edge will be interpreted as the wake-up event. The remaining bits in the character will be received as a fragmented character and subsequent characters can result in framing or overrun errors. Therefore, the initial character in the transmission must be all '0's. This must be ten or more bit times; 13-bit times are recommended for LIN bus or any number of bit times for standard RS-232 devices. #### Oscillator Start-up Time Oscillator start-up time must be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The Sync Break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART. #### **WUE Bit** The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared in hardware by a rising edge on RX/DT. The interrupt condition is then cleared in software by reading the RCREG register and discarding its contents. To ensure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process before setting the WUE bit. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode. ### FIGURE 21-7: AUTO-WAKE-UP (WUE) BIT TIMING DURING NORMAL OPERATION ### FIGURE 21-8: AUTO-WAKE-UP (WUE) BIT TIMINGS DURING SLEEP #### 21.4.4 BREAK CHARACTER SEQUENCE The EUSART module has the capability of sending the special Break character sequences that are required by the LIN bus standard. A Break character consists of a Start bit, followed by twelve '0' bits and a Stop bit. To send a Break character, set the SENDB and TXEN bits of the TXSTA register. The Break character transmission is then initiated by a write to the TXREG. The value of data written to TXREG will be ignored and all '0's will be transmitted. The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN specification). The TRMT bit of the TXSTA register indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 21-9 for the timing of the Break character sequence. #### 21.4.4.1 Break and Sync Transmit Sequence The following sequence will start a message frame header made up of a Break, followed by an auto-baud Sync byte. This sequence is typical of a LIN bus host. - Configure the EUSART for the desired mode. - Set the TXEN and SENDB bits to enable the Break sequence. - Load the TXREG with a dummy character to initiate transmission (the value is ignored). - Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer. - After the Break has been sent, the SENDB bit is reset by hardware and the Sync character is then transmitted. When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG. #### 21.4.5 RECEIVING A BREAK CHARACTER The Enhanced USART module can receive a Break character in two ways. The first method to detect a Break character uses the FERR bit of the RCSTA register and the received data as indicated by RCREG. The Baud Rate Generator is assumed to have been initialized to the expected baud A Break character has been received when: - · RCIF bit is set - · FERR bit is set - RCREG = 00h The second method uses the auto-wake-up feature described in Section 21.4.3 "Auto-Wake-up on Break". By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt and receive the next data byte followed by another interrupt. Note that following a Break character, the user will typically want to enable the Auto-Baud Detect feature. For both methods, the user can set the ABDEN bit of the BAUDCON register before placing the EUSART in Sleep mode. #### 21.5 EUSART Synchronous Mode Synchronous serial communications are typically used in systems with a single host and one or more clients. The host device contains the necessary circuitry for baud rate generation and supplies the clock for all devices in the system. Client devices can take advantage of the host clock by eliminating the internal clock generation circuitry. There are two signal lines in Synchronous mode: a bidirectional data line and a clock line. Clients use the external clock supplied by the host to shift the serial data into and out of their respective Receive and Transmit Shift registers. Since the data line is bidirectional, synchronous operation is half-duplex only. Half-duplex refers to the fact that host and client devices can receive and transmit data but not both simultaneously. The EUSART can operate as either a host or client device. Start and Stop bits are not used in synchronous transmissions. #### 21.5.1 SYNCHRONOUS HOST MODE The following bits are used to configure the EUSART for synchronous host operation: - SYNC = 1 - CSRC = 1 - SREN = 0 (for transmit); SREN = 1 (for receive) - CREN = 0 (for transmit); CREN = 1 (for receive) - SPEN = 1 Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Setting the CSRC bit of the TXSTA register configures the device as a host. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART. #### 21.5.1.1 Host Clock Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a host transmits the clock on the TX/CK line. The TX/CK pin output driver is automatically enabled when the EUSART is configured for synchronous transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One clock cycle is generated for each data bit. Only as many clock cycles are generated as there are data bits. #### 21.5.1.2 Clock Polarity A clock polarity option is provided for Microwire compatibility. Clock polarity is selected with the SCKP bit of the BAUDCON register. Setting the SCKP bit sets the clock Idle state as high. When the SCKP bit is set, the data changes on the falling edge of each clock. Clearing the SCKP bit sets the Idle state as low. When the SCKP bit is cleared, the data changes on the rising edge of each clock. #### 21.5.1.3 Synchronous Host Transmission Data is transferred out of the device on the RX/DT pin. The RX/DT and TX/CK pin output drivers are automatically enabled when the EUSART is configured for synchronous host transmit operation. A transmission is initiated by writing a character to the TXREG register. If the TSR still contains all or part of a previous character the new character data is held in the TXREG until the last bit of the previous character has been transmitted. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR. The transmission of the character commences immediately following the transfer of the data to the TSR from the TXREG. Each data bit changes on the leading edge of the host clock and remains valid until the subsequent leading clock edge. **Note:** The TSR register is not mapped in data memory, so it is not available to the user. ### 21.5.1.4 Synchronous Host Transmission Setup - Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 21.4 "EUSART Baud Rate Generator (BRG)"). - Enable the synchronous host serial port by setting bits, SYNC, SPEN and CSRC. - Disable Receive mode by clearing bits, SREN and CREN. - 4. Enable Transmit mode by setting the TXEN bit. - 5. If 9-bit transmission is desired, set the TX9 bit. - If interrupts are desired, set the TXIE bit of the PIE1 register, and the GIE and PEIE bits of the INTCON register. - If 9-bit transmission is selected, the ninth bit will be loaded in the TX9D bit. - Start transmission by loading data to the TXREG register. FIGURE 21-10: SYNCHRONOUS TRANSMISSION FIGURE 21-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) TABLE 21-7: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS HOST TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|-----------------------------------------|-------|---------------------|---------------------|-------|--------|--------|--------|------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168 | | SPBRGL | BRG<7:0> | | | | | | | | | | SPBRGH | BRG<15:8> | | | | | | | | 170* | | TXREG | EUSART Transmit Data Register | | | | | | | | 160* | | TXSTA | CSRC TX9 TXEN SYNC SENDB BRGH TRMT TX9D | | | | | | | | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for synchronous host transmission. Note 1: PIC12(L)F1572 only. <sup>\*</sup> Page provides register information. #### 21.5.1.5 Synchronous Host Reception Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the EUSART is configured for synchronous host receive operation. In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register). When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character, the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence. To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit is set and the character is automatically transferred to the two-character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are unread characters in the receive FIFO. Note: If the RX/DT function is on an analog pin, the corresponding ANSELx bit must be cleared for the receiver to function. #### 21.5.1.6 Client Clock Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a client receives the clock on the TX/CK line. The TX/CK pin output driver is automatically disabled when the device is configured for synchronous client transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles may be received as there are data bits. Note: If the device is configured as a client and the TX/CK function is on an analog pin, the corresponding ANSELx bit must be cleared. #### 21.5.1.7 Receive Overrun Error The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens, the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the Overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear, then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set, then the Error condition is cleared by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. #### 21.5.1.8 Receiving 9-Bit Characters The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift 9 bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG. #### 21.5.1.9 Synchronous Host Reception Setup - Initialize the SPBRGH/SPBRGL register pair for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate. - Clear the ANSELx bit for the RX pin (if applicable). - Enable the synchronous host serial port by setting bits, SYNC, SPEN and CSRC. - 4. Ensure bits, CREN and SREN, are clear. - If interrupts are desired, set the RCIE bit of the PIE1 register, and the GIE and PEIE bits of the INTCON register. - 6. If 9-bit reception is desired, set bit, RX9. - Start reception by setting the SREN bit or for continuous reception, set the CREN bit. - Interrupt flag bit, RCIF, will be set when reception of a character is complete. An interrupt will be generated if the enable bit, RCIE, was set. - Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception. - Read the 8-bit received data by reading the RCREG register. - If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. TABLE 21-8: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS HOST RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|---------|-----------|---------------------|---------------------|-------------|--------|--------|--------|------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | RCREG | | | EUS | ART Receiv | ve Data Reg | jister | | | 163* | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168 | | SPBRGL | | | | BRG | <7:0> | | | | 170* | | SPBRGH | | BRG<15:8> | | | | | | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for synchronous host reception. Note 1: PIC12(L)F1572 only. <sup>\*</sup> Page provides register information. #### 21.5.2 SYNCHRONOUS CLIENT MODE The following bits are used to configure the EUSART for synchronous client operation: - SYNC = 1 - CSRC = 0 - SREN = 0 (for transmit); SREN = 1 (for receive) - CREN = 0 (for transmit); CREN = 1 (for receive) - SPEN = 1 Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a client. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in Transmit mode; otherwise, the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART. # 21.5.2.1 EUSART Synchronous Client Transmit The operation of the Synchronous Host and Client modes is identical (see Section 21.5.1.3 "Synchronous Host Transmission"), except in the case of Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur: - 1. The first character will immediately transfer to the TSR register and transmit. - 2. The second word will remain in the TXREG register. - 3. The TXIF bit will not be set. - After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set - If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine. ### 21.5.2.2 Synchronous Client Transmission Setup - Set the SYNC and SPEN bits, and clear the CSRC bit. - 2. Clear the ANSELx bit for the CK pin (if applicable). - 3. Clear the CREN and SREN bits. - If interrupts are desired, set the TXIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register. - 5. If 9-bit transmission is desired, set the TX9 bit. - 6. Enable transmission by setting the TXEN bit. - 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit. - 8. Start transmission by writing the Least Significant eight bits to the TXREG register. TABLE 21-9: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS CLIENT TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|---------|-------------------------------|---------------------|---------------------|-------|--------|--------|--------|------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168 | | TXREG | | EUSART Transmit Data Register | | | | | | | | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for synchronous client transmission. **Note 1:** PIC12(L)F1572 only. <sup>\*</sup> Page provides register information. # 21.5.2.3 EUSART Synchronous Client Reception The operation of the Synchronous Host and Client modes is identical (Section 21.5.1.5 "Synchronous Host Reception"), with the following exceptions: - Sleep - CREN bit is always set, therefore, the receiver is never Idle - · SREN bit, which is a "don't care" in Client mode A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector. ### 21.5.2.4 Synchronous Client Reception Setup - Set the SYNC and SPEN bits, and clear the CSRC bit. - 2. Clear the ANSELx bit for both the CK and DT pins (if applicable). - If interrupts are desired, set the RCIE bit of the PIE1 register, and the GIE and PEIE bits of the INTCON register. - 4. If 9-bit reception is desired, set the RX9 bit. - 5. Set the CREN bit to enable reception. - The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set. - If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register. - Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register. - If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART. TABLE 21-10: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS CLIENT RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|---------|-------|---------------------|---------------------|------------|--------|--------|--------|------------------| | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 169 | | INTCON | GIE | PEIE | TMR0IE | INTE | IOCIE | TMR0IF | INTF | IOCIF | 68 | | PIE1 | TMR1GIE | ADIE | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | _ | _ | TMR2IE | TMR1IE | 69 | | PIR1 | TMR1GIF | ADIF | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | _ | _ | TMR2IF | TMR1IF | 72 | | RCREG | | | EUS | ART Receiv | e Data Reg | jister | | | 163* | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 168 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 167 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for synchronous client reception. Note 1: PIC12(L)F1572 only. Page provides register information. # 22.0 16-BIT PULSE-WIDTH MODULATION (PWM) MODULE The Pulse-Width Modulation (PWM) module generates a pulse-width modulated signal determined by the phase, duty cycle, period and offset event counts that are contained in the following registers: - · PWMxPH register - PWMxDC register - · PWMxPR register - · PWMxOF register Figure 22-1 shows a simplified block diagram of the PWM operation. Each PWM module has four modes of operation: - Standard - · Set On Match - Toggle On Match - · Center-Aligned For a more detailed description of each PWM mode, refer to Section 22.2 "PWM Modes". Each PWM module has four Offset modes: - · Independent Run - · Client Run with Synchronous Start - One Shot Client with Synchronous Start - Continuous Run Client with Synchronous Start and Timer Reset Using the Offset modes, each PWM module can offset its waveform relative to any other PWM module in the same device. For a more detailed description of the Offset modes, refer to **Section 22.3 "Offset Modes**". Every PWM module has a configurable reload operation to ensure all event count buffers change at the end of a period, thereby avoiding signal glitches. Figure 22-2 shows a simplified block diagram of the reload operation. For a more detailed description of the reload operation, refer to **Section 22.4 "Reload Operation"**. FIGURE 22-1: 16-BIT PWM BLOCK DIAGRAM #### FIGURE 22-2: LOAD TRIGGER BLOCK DIAGRAM #### 22.1 Fundamental Operation The PWM module produces a 16-bit resolution pulse-width modulated output. Each PWM module has an independent timer driven by a selection of clock sources determined by the PWMxCLKCON register (Register 22-4). The timer value is compared to event count registers to generate the various events of a the PWM waveform, such as the period and duty cycle. For a block diagram describing the clock sources, refer to Figure 22-3. Each PWM module can be enabled individually using the EN bit of the PWMxCON register, or several PWM modules can be enabled simultaneously using the mirror bits of the PWMEN register. The current state of the PWM output can be read using the OUT bit of the PWMxCON register. In some modes, this bit can be set and cleared by software, giving additional software control over the PWM waveform. This bit is synchronized to Fosc/4 and therefore, does not change in real time with respect to the PWM\_clock. **Note:** If PWM\_clock > Fosc/4, the OUT bit may not accurately represent the output state of the PWM. FIGURE 22-3: PWM CLOCK SOURCE BLOCK DIAGRAM #### 22.1.1 PWMx PIN CONFIGURATION All PWM outputs are multiplexed with the PORT data latch, so the pins must also be configured as outputs by clearing the associated PORT TRISx bits. The slew rate feature may be configured to optimize the rate to be used in conjunction with the PWM outputs. High-speed output switching is attained by clearing the associated PORT SLRCONx bits. The PWM outputs can be configured to be open-drain outputs by setting the associated PORT ODCONx bits. #### 22.1.2 PWMx Output Polarity The output polarity is inverted by setting the POL bit of the PWMxCON register. The polarity control affects the PWM output even when the module is not enabled. #### 22.2 PWM Modes PWM modes are selected with the MODE<1:0> bits of the PWMxCON register (Register 22-1). In all PWM modes, an offset match event can also be used to synchronize the PWMxTMR in three Offset modes. See **Section 22.3 "Offset Modes"** for more information. #### 22.2.1 STANDARD MODE The Standard mode (MODE<1:0> = 00) selects a single-phase PWM output. The PWM output in this mode is determined by when the period, duty cycle and phase counts match the PWMxTMR value. The start of the duty cycle occurs on the phase match and the end of the duty cycle occurs on the duty cycle match. The period match resets the timer. The offset match can also be used to synchronize the PWMxTMR in the Offset modes. See Section 22.3 "Offset Modes" for more information. Equation 22-1 is used to calculate the PWM period in Standard mode. Equation 22-2 is used to calculate the PWM duty cycle ratio in Standard mode. # EQUATION 22-1: PWM PERIOD IN STANDARD MODE $$Period = \frac{(PWMxPR + 1) \cdot Prescale}{PWMxCLK}$$ # EQUATION 22-2: PWM DUTY CYCLE IN STANDARD MODE $$Duty\ Cycle\ =\ \frac{(PWMxDC-PWMxPH)}{PWMxPR+1}$$ A detailed timing diagram for Standard mode is shown in Figure 22-4. #### 22.2.2 SET ON MATCH MODE The Set On Match mode (MODE<1:0> = 01) generates an active output when the phase count matches the PWMxTMR value. The output stays active until the OUT bit of the PWMxCON register is cleared or the PWM module is disabled. The duty cycle count has no effect in this mode. The period count only determines the maximum PWMxTMR value above which no phase matches can occur. The OUT bit can be used to set or clear the output of the PWM in this mode. Writes to this bit will take place on the next rising edge of the PWM\_clock after the bit is written. A detailed timing diagram for Set On Match mode is shown in Figure 22-5. #### 22.2.3 TOGGLE ON MATCH MODE The Toggle On Match mode (MODE<1:0> = 10) generates a 50% duty cycle PWM with a period twice as long as that computed for the Standard PWM mode. Duty cycle count has no effect in this mode. The phase count determines how many PWMxTMR periods, after a period event, the output will toggle. Writes to the OUT bit of the PWMxCON register will have no effect in this mode. A detailed timing diagram for Toggle On Match mode is shown in Figure 22-6. #### 22.2.4 CENTER-ALIGNED MODE The Center-Aligned mode (MODE = 11) generates a PWM waveform that is centered in the period. In this mode, the period is two times the PWMxPR count. The PWMxTMR counts up to the period value, then counts back down to 0. The duty cycle count determines both the start and end of the active PWM output. The start of the duty cycle occurs at the match event when PWMxTMR is incrementing and the duty cycle ends at the match event when PWMxTMR is decrementing. The incrementing match value is the period count minus the duty cycle count. The decrementing match value is the incrementing match value plus 1. Equation 22-3 is used to calculate the PWM period in Center-Aligned mode. ### EQUATION 22-3: PWM PERIOD IN CENTER-ALIGNED MODE $$Period = \frac{(PWMxPR + 1) \cdot Prescale \cdot 2}{PWMxCLK}$$ Equation 22-4 is used to calculate the PWM duty cycle ratio in Center-Aligned mode. # EQUATION 22-4: PWM DUTY CYCLE IN CENTER-ALIGNED MODE $$Duty\ Cycle\ =\ \frac{PWMxDC\cdot 2}{(PWMxPR+1)\cdot 2}$$ Writes to the OUT bit will have no effect in this mode. A detailed timing diagram for Center-Aligned mode is shown in Figure 22-7. #### 22.3 Offset Modes The Offset modes provide the means to adjust the waveform of a client PWM module relative to the waveform of a host PWM module in the same device. #### 22.3.1 INDEPENDENT RUN MODE In Independent Run mode (OFM<1:0> = 00), the PWM module is unaffected by the other PWM modules in the device. The PWMxTMR associated with the PWM module in this mode starts counting as soon as the EN bit associated with this PWM module is set and continues counting until the EN bit is cleared. Period events reset the PWMxTMR to zero, after which the timer continues to count A detailed timing diagram of this mode used with Standard PWM mode is shown in Figure 22-8. ### 22.3.2 CLIENT RUN MODE WITH SYNC START In Client Run mode with Sync Start (OFM<1:0> = 01), the client PWMxTMR waits for the host's OFx\_match event. When this event occurs, if the EN bit is set, the PWMxTMR begins counting and continues to count until software clears the EN bit. Client period events reset the PWMxTMR to zero, after which the timer continues to count. A detailed timing diagram of this mode used with Standard PWM mode is shown in Figure 22-9. ### 22.3.3 ONE SHOT CLIENT MODE WITH SYNC START In One Shot Client mode with Synchronous Start (OFM<1:0> = 10), the client PWMxTMR waits until the host's OFx\_match event. The timer then begins counting, starting from the value that is already in the timer, and continues to count until the period match event. When the period event occurs, the timer resets to zero and stops counting. The timer then waits until the next host OFx\_match event, after which it begins counting again to repeat the cycle. An OFx\_match event that occurs before the client PWM has completed the previously triggered period will be ignored. A client period that is greater than the host period, but less than twice the host period, will result in a client output every other host period. Note: During the time the client timers are resetting to zero, if another offset match event is received, it is possible that the client PWM would not recognize this match event and the client timers would fail to begin counting again. This would result in missing duty cycles from the output of the client PWM. To prevent this from happening, avoid using the same period for both the host and client PWMs. A detailed timing diagram of this mode used with Standard PWM mode is shown in Figure 22-10. # 22.3.4 CONTINUOUS RUN CLIENT MODE WITH SYNC START AND TIMER RESET In Continuous Run Client mode with Synchronous Start and Timer Reset (OFM<1:0> = 11), the client PWMxTMR is inhibited from counting after the client PWM enable is set. The first host OFx match event starts the client PWMxTMR. Subsequent host OFx match events reset the client PWMxTMR timer value back to 1, after which the client PWMxTMR continues to count. The next host OFx match event resets the client PWMxTMR back to 1 to repeat the cycle. Client period events that occur before the host's OFx\_match event will reset the client PWMxTMR to zero, after which the timer will continue to count. Clients operating in this mode must have a PWMxPH register pair value equal to or greater than 1; otherwise, the phase match event will not occur precluding the start of the PWM output duty cycle. The offset timing will persist If both the host and client PWMxPR values are the same, and the Client Offset mode is changed to Independent Run mode while the PWM module is operating. A detailed timing diagram of this mode used in Standard PWM mode is shown in Figure 22-11. **Note:** Unexpected results will occur if the client PWM\_clock is a higher frequency than the host PWM\_clock. ### 22.3.5 OFFSET MATCH IN CENTER-ALIGNED MODE When a host is operating in Center-Aligned mode, the offset match event depends on which direction the PWMxTMR is counting. Clearing the OFO bit of the PWMxOFCON register will cause the OFx\_match event to occur when the timer is counting up. Setting the OFO bit of the PWMxOFCON register will cause the OFx\_match event to occur when the timer is counting down. The OFO bit is ignored in non-Center-Aligned modes. The OFO bit is double-buffered and requires setting the LDA bit to take effect when the PWM module is operating. Detailed timing diagrams of Center-Aligned mode using offset match control in Independent Client with Sync Start mode can be seen in Figure 22-12 and Figure 22-13. #### 22.4 Reload Operation Four of the PWM module control register pairs and one control bit are double-buffered so that all can be updated simultaneously. These include: - · PWMxPHH:PWMxPHL register pair - PWMxDCH:PWMxDCL register pair - PWMxPRH:PWMxPRL register pair - PWMxOFH:PWMxOFL register pair - · OFO control bit When written to, these registers do not immediately affect the operation of the PWM. By default, writes to these registers will not be loaded into the PWM Operating Buffer registers until after the arming conditions are met. The arming control has two methods of operation: - · Immediate - · Triggered The LDT bit of the PWMxLDCON register controls the arming method. Both methods require the LDA bit to be set. All four buffer pairs will load simultaneously at the loading event. #### 22.4.1 IMMEDIATE RELOAD When the LDT bit is clear, then the immediate mode is selected and the buffers will be loaded at the first period event after the LDA bit is set. Immediate reloading is used when a PWM module is operating stand-alone or when the PWM module is operating as a host to other client PWM modules. #### 22.4.2 TRIGGERED RELOAD When the LDT bit is set, then the Triggered mode is selected and a trigger event is required for the LDA bit to take effect. The trigger source is the buffer load event of one of the other PWM modules in the device. The triggering source is selected by the LDS<1:0> bits of the PWMxLDCON register. The buffers will be loaded at the first period event following the trigger event. Triggered reloading is used when a PWM module is operating as a client to another PWM and it is necessary to synchronize the buffer reloads in both modules. - Note 1: The buffer load operation clears the LDA bit. - 2: If the LDA bit is set at the same time as PWMxTMR = PWMxPR, the LDA bit is ignored until the next period event. Such is the case when triggered reload is selected and the triggering event occurs simultaneously with the target's period event. #### 22.5 Operation in Sleep Mode Each PWM module will continue to operate in Sleep mode when either the HFINTOSC or LFINTOSC is selected as the clock source by PWMxCLKCON<1:0>. #### 22.6 Interrupts Each PWM module has four independent interrupts based on the phase, duty cycle, period and offset match events. The interrupt flag is set on the rising edge of each of these signals. Refer to Figures 22-12 and 22-13 for detailed timing diagrams of the match signals. #### 22.7 Register Definitions: PWM Control Long bit name prefixes for the 16-bit PWM peripherals are shown in Table 22-1. Refer to **Section** 1.1 "Register and Bit Naming Conventions" for more information #### **TABLE 22-1: BIT NAME PREFIXES** | Peripheral | Bit Name Prefix | |------------|-----------------| | PWM1 | PWM1 | | PWM2 | PWM2 | | PWM3 | PWM3 | #### REGISTER 22-1: PWMxCON: PWMx CONTROL REGISTER | R/W-0/0 | R/W-0/0 | R/HS/HC-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | |---------|---------|-------------|---------|---------|---------|-----|-------| | EN | OE | OUT | POL | MODE | E<1:0> | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: HC = Hardware Clearable bit HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 EN: PWMx Module Enable bit 1 = Module is enabled0 = Module is disabled bit 6 **OE:** PWMx Output Enable bit 1 = PWM output pin is enabled0 = PWM output pin is disabled bit 5 **OUT:** Output State of the PWMx Module bit bit 4 **POL:** PWMx Output Polarity Control bit 1 = PWM output active state is low0 = PWM output active state is high bit 3-2 MODE<1:0>: PWMx Mode Control bits 11 = Center-Aligned mode 10 = Toggle On Match mode 01 = Set On Match mode 00 = Standard PWM mode bit 1-0 **Unimplemented:** Read as '0' #### REGISTER 22-2: PWMxINTE: PWMx INTERRUPT ENABLE REGISTER | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----|-----|---------|---------|---------|---------| | _ | _ | _ | _ | OFIE | PHIE | DCIE | PRIE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-4 **Unimplemented:** Read as '0' bit 3 OFIE: Offset Interrupt Enable bit 1 = Interrupts CPU on offset match 0 = Does not interrupt CPU on offset match bit 2 PHIE: Phase Interrupt Enable bit 1 = Interrupts CPU on phase match 0 = Does not Interrupt CPU on phase match bit 1 DCIE: Duty Cycle Interrupt Enable bit 1 = Interrupts CPU on duty cycle match 0 = Does not interrupt CPU on duty cycle match bit 0 PRIE: Period Interrupt Enable bit 1 = Interrupts CPU on period match 0 = Does not interrupt CPU on period match #### REGISTER 22-3: PWMxINTF: PWMx INTERRUPT REQUEST REGISTER | U-0 | U-0 | U-0 | U-0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | |-------|-----|-----|-----|------------|------------|------------|------------| | _ | _ | _ | _ | OFIF | PHIF | DCIF | PRIF | | bit 7 | | | | | | | bit 0 | Legend: HC = Hardware Clearable bit HS = Hardware Settable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-4 Unimplemented: Read as '0' bit 3 OFIF: Offset Interrupt Flag bit<sup>(1)</sup> 1 = Offset match event occurred 0 = Offset match event did not occur PHIF: Phase Interrupt Flag bit (1) bit 2 1 = Phase match event occurred 0 = Phase match event did not occur **DCIF:** Duty Cycle Interrupt Flag bit<sup>(1)</sup> bit 1 1 = Duty cycle match event occurred 0 = Duty cycle match event did not occur PRIF: Period Interrupt Flag bit<sup>(1)</sup> bit 0 1 = Period match event occurred 0 = Period match event did not occur Note 1: Bit is forced clear by hardware while module is disabled (EN = 0). #### REGISTER 22-4: PWMxCLKCON: PWMx CLOCK CONTROL REGISTER | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |-------|---------|---------|---------|-----|-----|---------|---------| | _ | | PS<2:0> | | _ | _ | CS< | 1:0> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 Unimplemented: Read as '0' bit 6-4 PS<2:0>: Clock Source Prescaler Select bits 111 = Divides clock source by 128 110 = Divides clock source by 64 101 = Divides clock source by 32 100 = Divides clock source by 16 011 = Divides clock source by 8 010 = Divides clock source by 4 001 = Divides clock source by 2 000 = No prescaler bit 3-2 Unimplemented: Read as '0' bit 1-0 CS<1:0>: Clock Source Select bits 11 = Reserved 10 = LFINTOSC (continues to operate during Sleep) 01 = HFINTOSC (continues to operate during Sleep) 00 = FOSC #### REGISTER 22-5: PWMxLDCON: PWMx RELOAD TRIGGER SOURCE SELECT REGISTER | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |--------------------|---------|-----|-----|-----|-----|---------|---------| | LDA <sup>(1)</sup> | LDT | _ | _ | _ | _ | LDS- | <1:0> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 LDA: Load Buffer Armed bit<sup>(1)</sup> If LDT = 1: 1 = Loads the OFx, PHx, DCx and PRx buffers at the end of the period when the selected trigger occurs 0 = Does not load buffers or load has completed If LDT = 0: 1 = Loads the OFx, PHx, DCx and PRx buffers at the end of the current period 0 = Does not load buffers or load has completed bit 6 LDT: Load Buffer on Trigger bit 1 = Loads buffers on trigger enabled 0 = Loads buffers on trigger disabled Loads the OFx, PHx, DCx and PRx buffers at the end of **every** period after the selected trigger occurs. Reloads internal double buffers at the end of current period. The LDS<1:0> bits are ignored. bit 5-2 **Unimplemented:** Read as '0' bit 1-0 LDS<1:0>: Load Trigger Source Select bits 11 = LD3\_trigger<sup>(2)</sup> 10 = LD2\_trigger<sup>(2)</sup> 01 = LD1 trigger<sup>(2)</sup> 00 = Reserved **Note 1:** This bit is cleared by the module after a reload operation. It can be cleared in software to clear an existing arming event. 2: The LD trigger corresponding to the PWM used becomes reserved. #### REGISTER 22-6: PWMxOFCON: PWMx OFFSET TRIGGER SOURCE SELECT REGISTER | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |-------|---------|---------|--------------------|-----|-----|---------|---------| | _ | OFM | <1:0> | OFO <sup>(1)</sup> | _ | _ | OFS- | <1:0> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 **Unimplemented:** Read as '0' bit 6-5 OFM<1:0>: Offset Mode Select bits 11 = Continuous Client Run mode with immediate Reset and synchronized start when the selected offset trigger occurs 10 = One Shot Client Run mode with synchronized start when the selected offset trigger occurs 01 = Independent Client Run mode with synchronized start when the selected offset trigger occurs 00 = Independent Run mode bit 4 **OFO:** Offset Match Output Control bit<sup>(1)</sup> If MODE<1:0> = 11 (PWM Center-Aligned mode): 1 = OFx\_match occurs on counter match when counter decrementing, (second match) 0 = OFx\_match occurs on counter match when counter incrementing, (first match) If MODE<1:0> = 00, 01 or 10 (all other modes): Bit is ignored. bit 3-2 **Unimplemented:** Read as '0' bit 1-0 OFS<1:0>: Offset Trigger Source Select bits 11 = OF3\_match<sup>(1)</sup> 10 = OF2 match<sup>(1)</sup> 01 = OF1\_match<sup>(1)</sup> 00 = Reserved Note 1: The OFx\_match corresponding to the PWM used becomes reserved. #### REGISTER 22-7: PWMxPHH: PWMx PHASE COUNT HIGH REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | PH<1 | 15:8> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 PH<15:8>: PWMx Phase High bits Upper eight bits of PWM phase count. #### REGISTER 22-8: PWMxPHL: PWMx PHASE COUNT LOW REGISTER | R/W-x/u | | | |---------|---------|---------|---------|---------|---------|---------|---------|--|--|--| | | PH<7:0> | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 PH<7:0>: PWMx Phase Low bits Lower eight bits of PWM phase count. #### REGISTER 22-9: PWMxDCH: PWMx DUTY CYCLE COUNT HIGH REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | DC< | 15:8> | | | | | bit 7 | | | | | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 DC<15:8>: PWMx Duty Cycle High bits Upper eight bits of PWM duty cycle count. #### REGISTER 22-10: PWMxDCL: PWMx DUTY CYCLE COUNT LOW REGISTER | | R/W-x/u |---|---------|---------|---------|---------|---------|---------|---------|---------| | | | | | DC< | 7:0> | | | | | ſ | bit 7 | _ | | | | _ | _ | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 **DC<7:0>**: PWMx Duty Cycle Low bits Lower eight bits of PWM duty cycle count. #### REGISTER 22-11: PWMxPRH: PWMx PERIOD COUNT HIGH REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | PR<1 | 15:8> | | | | | bit 7 | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 PR<15:8>: PWMx Period High bits Upper eight bits of PWM period count. #### REGISTER 22-12: PWMxPRL: PWMx PERIOD COUNT LOW REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | PR< | 7:0> | | | | | bit 7 | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 **PR<7:0>**: PWMx Period Low bits Lower eight bits of PWM period count. #### REGISTER 22-13: PWMxOFH: PWMx OFFSET COUNT HIGH REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | OF<1 | 5:8> | | | | | bit 7 | | bit 0 | | | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 **OF<15:8>**: PWMx Offset High bits Upper eight bits of PWM offset count. #### REGISTER 22-14: PWMxOFL: PWMx OFFSET COUNT LOW REGISTER | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | | | | OF< | 7:0> | | | | | bit 7 | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 **OF<7:0>**: PWMx Offset Low bits Lower eight bits of PWM offset count. #### REGISTER 22-15: PWMxTMRH: PWMx TIMER HIGH REGISTER | R/W-x/u | R/W-x/u R/W-x/u R/W-x/u | | | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |---------|-------------------------|--|------|---------|---------|---------|---------| | | _ | | TMR< | :15:8> | _ | | | | bit 7 | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 TMR<15:8>: PWMx Timer High bits Upper eight bits of PWM timer counter. #### REGISTER 22-16: PWMxTMRL: PWMx TIMER LOW REGISTER | R/W-x/u | N-x/u R/W-x/u R/W-x/u | | | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |---------|-----------------------|--|------|---------|---------|---------|---------| | | | | TMR- | <7:0> | | | | | bit 7 | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-0 TMR<7:0>: PWMx Timer Low bits Lower eight bits of PWM timer counter. Note: There are no long and short bit name variants for the following three mirror registers #### **REGISTER 22-17: PWMEN: PWMEN BIT ACCESS REGISTER** | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----|-----|-----|----------|----------|----------| | _ | _ | _ | _ | _ | PWM3EN_A | PWM2EN_A | PWM1EN_A | | bit 7 | | | | | • | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-3 **Unimplemented:** Read as '0' bit 2-0 **PWMxEN\_A:** PWM3/PWM2/PWM1 Enable bits Mirror copy of EN bit (PWMxCON<7>). #### **REGISTER 22-18: PWMLD: LD BIT ACCESS REGISTER** | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----|-----|-----|-----------|-----------|-----------| | _ | _ | _ | _ | _ | PWM3LDA_A | PWM2LDA_A | PWM1LDA_A | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-3 Unimplemented: Read as '0' bit 2-0 PWMxLDA\_A: PWM3/PWM2/PWM1 LD bits Mirror copy of LD bit (PWMxLDCON<7>). #### **REGISTER 22-19: PWMOUT: PWMOUT BIT ACCESS REGISTER** | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |-------|-----|-----|-----|-----|-----------|-----------|-----------| | _ | _ | ı | _ | _ | PWM3OUT_A | PWM2OUT_A | PWM1OUT_A | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-3 **Unimplemented:** Read as '0' bit 2-0 **PWMxOUT\_A:** PWM3/PWM2/PWM1 Output bits Mirror copy of OUT bit (PWMxCON<5>). TABLE 22-2: SUMMARY OF REGISTERS ASSOCIATED WITH PWM | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | | | | |------------|----------|------------------|---------|-----------------|----------|-----------|-----------|-----------|------------------|--|--|--| | OSCCON | SPLLEN | | IRCI | F<3:0> | | _ | SCS | <1:0> | 51 | | | | | PIE3 | _ | PWM3IE | PWM2IE | PWM1IE | _ | _ | _ | _ | 71 | | | | | PIR3 | _ | PWM3IF | PWM2IF | PWM1IF | _ | _ | _ | _ | 74 | | | | | PWMEN | _ | _ | _ | _ | _ | PWM3EN_A | PWM2EN_A | PWM1EN_A | 209 | | | | | PWMLD | _ | _ | _ | _ | _ | PWM3LDA_A | PWM2LDA_A | PWM1LDA_A | 209 | | | | | PWMOUT | _ | _ | _ | _ | _ | PWM3OUT_A | PWM2OUT_A | PWM1OUT_A | 209 | | | | | PWM1PHL | | • | • | Р | H<7:0> | | | | 204 | | | | | PWM1PHH | | | | Pl | H<15:8> | | | | 204 | | | | | PWM1DCL | | | | D | C<7:0> | | | | | | | | | PWM1DCH | | | | D | C<15:8> | | | | 205 | | | | | PWM1PRH | | | | Р | R<7:0> | | | | 206 | | | | | PWM1PRL | | | | Pi | R<15:8> | | | 206 | | | | | | PWM10FH | | | | C | )F<7:0> | | | 207 | | | | | | PWM10FL | | | | 0 | F<15:8> | | | | 207 | | | | | PWM1TMRH | | | | TN | /IR<7:0> | | | 208 | | | | | | PWM1TMRL | | | | TM | IR<15:8> | | | 208 | | | | | | PWM1CON | EN | OE | OUT | POL | MOD | E<1:0> | _ | _ | 198 | | | | | PWM1INTE | _ | _ | _ | _ | OFIE | PHIE | DCIE | PRIE | 199 | | | | | PWM1INTF | _ | _ | _ | _ | OFIF | PHIF | DCIF | PRIF | 200 | | | | | PWM1CLKCON | _ | | PS<2:0> | | _ | _ | CS< | :1:0> | 201 | | | | | PWM1LDCON | LDA | LDT | _ | _ | _ | _ | LDS | <1:0> | 202 | | | | | PWM10FCON | _ | OFM | <1:0> | OFO | _ | _ | OFS | <1:0> | 203 | | | | | PWM2PHL | | | | | H<7:0> | | | | 204 | | | | | PWM2PHH | | | | | H<15:8> | | | | 204 | | | | | PWM2DCL | | | | | C<7:0> | | | | 205 | | | | | PWM2DCH | | | | | C<15:8> | | | | 205 | | | | | PWM2PRL | | | | | R<7:0> | | | | 206 | | | | | PWM2PRH | | | | | R<15:8> | | | | 206 | | | | | PWM2OFL | | | | | )F<7:0> | | | | 207 | | | | | PWM2OFH | | | | | F<15:8> | | | | 207 | | | | | PWM2TMRL | | | | | /IR<7:0> | | | | 208 | | | | | PWM2TMRH | | | | | IR<15:8> | | | | 208 | | | | | PWM2CON | EN | OE | OUT | POL | 1 | E<1:0> | _ | _ | 198 | | | | | PWM2INTE | | _ | _ | _ | OFIE | PHIE | DCIE | PRIE | 199 | | | | | PWM2INTF | _ | _ | _ | _ | OFIF | PHIF | DCIF | PRIF | 200 | | | | | PWM2CLKCON | | | PS<2:0> | | _ | _ | | :1:0> | 201 | | | | | PWM2LDCON | LDA | LDT | | _ | _ | _ | | <1:0> | 202 | | | | | PWM2OFCON | | OFM <sup>2</sup> | <1:0> | OFO | _ | _ | | <1:0> | 203 | | | | | PWM3PHL | | I OT IVI | | 1 | H<7:0> | | 1 010 | • | 204 | | | | | PWM3PHH | | | | | H<15:8> | | | | 204 | | | | | PWM3DCL | | | | | C<7:0> | | | | 205 | | | | | PWM3DCH | DC<15:8> | | | | | | | | 205 | | | | | PWM3PRL | | PR<7:0> | | | | | | | | | | | | PWM3PRH | PR<15:8> | | | | | | | | | | | | | PWM3OFL | OF<7:0> | | | | | | | | | | | | | PWM3OFH | | OF<15:8> | | | | | | | | | | | | PWM3TMRL | | | | | /R<7:0> | | | | 207<br>208 | | | | | PWM3TMRH | | | | | IR<15:8> | | | | 208 | | | | | + | ENI | OE | OUT | POL | | F<1:0> | _ | | | | | | | PWM3CON | EN | | | Ho are not used | | E<1:0> | _ | _ | 198 | | | | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the PWM. #### TABLE 22-2: SUMMARY OF REGISTERS ASSOCIATED WITH PWM (CONTINUED) | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |------------|-------|---------|-------|-------|-------|-------|----------|-------|------------------| | PWM3INTE | _ | _ | _ | _ | OFIE | PHIE | DCIE | PRIE | 199 | | PWM3INTF | _ | _ | _ | _ | OFIF | PHIF | DCIF | PRIF | 200 | | PWM3CLKCON | _ | PS<2:0> | | | _ | _ | CS<1:0> | | 201 | | PWM3LDCON | LDA | LDT | _ | _ | _ | _ | LDS | <1:0> | 202 | | PWM3OFCON | _ | OFM• | <1:0> | OFO | _ | _ | OFS<1:0> | | 203 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the PWM. #### TABLE 22-3: SUMMARY OF CONFIGURATION WORD WITH CLOCK SOURCES | Name | Bits | Bit -/7 | Bit -/6 | Bit 13/5 | Bit 12/4 | Bit 11/3 | Bit 10/2 | Bit 9/1 | Bit 8/0 | Register on Page | |---------|------|---------|---------|----------|-----------|----------|----------|------------|---------|------------------| | CONFIG1 | 13:8 | _ | _ | _ | _ | CLKOUTEN | BORE | BOREN<1:0> | | 40 | | CONFIGI | 7:0 | CP | MCLRE | PWRTE | WDTE<1:0> | | _ | FOSC<1:0> | | 40 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by clock sources. # 23.0 COMPLEMENTARY WAVEFORM GENERATOR (CWG) MODULE The Complementary Waveform Generator (CWG) produces a complementary waveform with dead-band delay from a selection of input sources. The CWG module has the following features: - · Selectable dead-band clock source control - · Selectable input sources - · Output enable control - · Output polarity control - Dead-band control with independent 6-bit rising and falling edge dead-band counters - · Auto-shutdown control with: - Selectable shutdown sources - Auto-restart enable - Auto-shutdown pin override control #### 23.1 Fundamental Operation The CWG generates two output waveforms from the selected input source. The off-to-on transition of each output can be delayed from the on-to-off transition of the other output, thereby, creating a time delay immediately where neither output is driven. This is referred to as dead time and is covered in **Section 23.5 "Dead-Band Control"**. A typical operating waveform with dead band, generated from a single input signal, is shown in Figure 23-2. It may be necessary to guard against the possibility of circuit Faults or a feedback event arriving too late, or not at all. In this case, the active drive must be terminated before the Fault condition causes damage. This is referred to as auto-shutdown and is covered in Section 23.9 "Auto-Shutdown Control". #### 23.2 Clock Source The CWG module allows the following clock sources to be selected: - Fosc (system clock) - HFINTOSC (16 MHz only) The clock sources are selected using the G1CS0 bit of the CWGxCON0 register (Register 23-1). #### 23.3 Selectable Input Sources The CWG generates the output waveforms from the input sources in Table 23-1. TABLE 23-1: SELECTABLE INPUT SOURCES | Source Peripheral | Signal Name | |-------------------|-------------| | Comparator C1 | C1OUT_sync | | PWM1 | PWM1_output | | PWM2 | PWM2_output | | PWM3 | PWM3_output | The input sources are selected using the GxIS<2:0> bits in the CWGxCON1 register (Register 23-2). #### 23.4 Output Control Immediately after the CWG module is enabled, the complementary drive is configured with both CWGxA and CWGxB drives cleared. #### 23.4.1 OUTPUT ENABLES Each CWG output pin has individual output enable control. Output enables are selected with the GxOEA and GxOEB bits of the CWGxCON0 register. When an output enable control is cleared, the module asserts no control over the pin. When an output enable is set, the override value or active PWM waveform is applied to the pin per the port priority selection. The output pin enables are dependent on the module enable bit, GxEN. When GxEN is cleared, CWG output enables and CWG drive levels have no effect. #### 23.4.2 POLARITY CONTROL The polarity of each CWG output can be selected independently. When the output polarity bit is set, the corresponding output is active-high. Clearing the output polarity bit configures the corresponding output as active-low. However, polarity does not affect the override levels. Output polarity is selected with the GxPOLA and GxPOLB bits of the CWGxCON0 register. CWGxA Rising Edge Dead Band CWGxB Rising Edge Dead Band Falling Edge Dead Band CWGxB FIGURE 23-2: TYPICAL CWG OPERATION WITH PWM1 (NO AUTO-SHUTDOWN) #### 23.5 Dead-Band Control Dead-band control provides for non-overlapping output signals to prevent shoot-through current in power switches. The CWG contains two 6-bit dead-band counters. One dead-band counter is used for the rising edge of the input source control. The other is used for the falling edge of the input source control. Dead band is timed by counting CWG clock periods from zero, up to the value in the rising or falling Dead-Band Counter registers. See the CWGxDBR and CWGxDBF registers (Register 23-4 and Register 23-5, respectively). #### 23.6 Rising Edge Dead Band The rising edge dead band delays the turn-on of the CWGxA output from when the CWGxB output is turned off. The rising edge dead band time starts when the rising edge of the input source signal goes true. When this happens, the CWGxB output is immediately turned off and the rising edge dead band delay time starts. When the rising edge dead band delay time is reached, the CWGxA output is turned on. The CWGxDBR register sets the duration of the deadband interval on the rising edge of the input source signal. This duration is from 0 to 64 counts of dead band. Dead band is always counted off the edge on the input source signal. A count of 0 (zero), indicates that no dead band is present. If the input source signal is not present for enough time for the count to be completed, no output will be seen on the respective output. #### 23.7 Falling Edge Dead Band The falling edge dead band delays the turn-on of the CWGxB output from when the CWGxA output is turned off. The falling edge dead band time starts when the falling edge of the input source goes true. When this happens, the CWGxA output is immediately turned off and the falling edge dead band delay time starts. When the falling edge dead band delay time is reached, the CWGxB output is turned on. The CWGxDBF register sets the duration of the deadband interval on the falling edge of the input source signal. This duration is from 0 to 64 counts of dead band. Dead band is always counted off the edge on the input source signal. A count of 0 (zero), indicates that no dead band is present. If the input source signal is not present for enough time for the count to be completed, no output will be seen on the respective output. Refer to Figure 23-3 and Figure 23-4 for examples. #### 23.8 Dead-Band Uncertainty When the rising and falling edges of the input source triggers the dead-band counters, the input may be asynchronous. This will create some uncertainty in the dead-band time delay. The maximum uncertainty is equal to one CWG clock period. Refer to Equation 23-1 for more details. ### EQUATION 23-1: DEAD-BAND UNCERTAINTY $$TDEADBAND\_UNCERTAINTY = \frac{1}{Fcwg\_clock}$$ Example: $$Fcwg\ clock = 16\ MHz$$ Therefore: $$TDEADBAND\_UNCERTAINTY = \frac{1}{Fcwg\_clock}$$ $$= \frac{1}{16 MHz}$$ $$= 62.5 ns$$ #### 23.9 Auto-Shutdown Control Auto-shutdown is a method to immediately override the CWG output levels with specific overrides that allow for safe shutdown of the circuit. The Shutdown state can be either cleared automatically or held until cleared by software. #### 23.9.1 SHUTDOWN The Shutdown state can be entered by either of the following two methods: - · Software generated - · External Input #### 23.9.1.1 Software Generated Shutdown Setting the GxASE bit of the CWGxCON2 register will force the CWG into the Shutdown state. When auto-restart is disabled, the Shutdown state will persist as long as the GxASE bit is set. When auto-restart is enabled, the GxASE bit will clear automatically and resume operation on the next rising edge event. See Figure 23-6. #### 23.9.1.2 External Input Source External shutdown inputs provide the fastest way to safely suspend CWG operation in the event of a Fault condition. When any of the selected shutdown inputs goes active, the CWG outputs will immediately go to the selected override levels without software delay. Any combination of two input sources can be selected to cause a Shutdown condition. The sources are: - Comparator C1 C1OUT async - CWG1FLT Shutdown inputs are selected in the CWGxCON2 register (Register 23-3). Note: Shutdown inputs are level sensitive, not edge sensitive. The Shutdown state cannot be cleared, except by disabling auto-shutdown, as long as the shutdown input level persists. ## 23.10 Operation During Sleep The CWG module operates independently from the system clock, and will continue to run during Sleep provided that the clock and input sources selected remain active. The HFINTOSC remains active during Sleep, provided that the CWG module is enabled, the input source is active and the HFINTOSC is selected as the clock source, regardless of the system clock source selected. In other words, if the HFINTOSC is simultaneously selected as the system clock and the CWG clock source, when the CWG is enabled and the input source is active, the CPU will go Idle during Sleep, but the CWG will continue to operate and the HFINTOSC will remain active. This will have a direct effect on the Sleep mode current. ## 23.11 Configuring the CWG The following steps illustrate how to properly configure the CWG to ensure a synchronous start: - Ensure that the TRISx control bits corresponding to CWGxA and CWGxB are set so that both are configured as inputs. - 2. Clear the GxEN bit if not already cleared. - Set desired dead-band times with the CWGxDBR and CWGxDBF registers. - Set up the following controls in the CWGxCON2 auto-shutdown register: - · Select desired shutdown source. - Select both output overrides to the desired levels (this is necessary even if not using auto-shutdown because start-up will be from a Shutdown state). - Set the GxASE bit and clear the GxARSEN bit. - 5. Select the desired input source using the CWGxCON1 register. - Configure the following controls in the CWGxCON0 register: - · Select desired clock source. - Select the desired output polarities. - Set the output enables for the outputs to be used. - 7. Set the GxEN bit. - Clear the TRISx control bits corresponding to CWGxA and CWGxB to be used to configure those pins as outputs. - If auto-restart is to be used, set the GxARSEN bit and the GxASE bit will be cleared automatically. Otherwise, clear the GxASE bit to start the CWG. ### 23.11.1 PIN OVERRIDE LEVELS The levels driven to the output pins, while the shutdown input is true, are controlled by the GxASDLA and GxASDLB bits of the CWGxCON1 register (Register 23-3). GxASDLA controls the CWG1A override level and GxASDLB controls the CWG1B override level. The control bit logic level corresponds to the output logic drive level while in the Shutdown state. The polarity control does not apply to the override level. ### 23.11.2 AUTO-SHUTDOWN RESTART After an auto-shutdown event has occurred, there are two ways to resume operation: - · Software controlled - · Auto-restart The restart method is selected with the GxARSEN bit of the CWGxCON2 register. Waveforms of software controlled and automatic restarts are shown in Figure 23-5 and Figure 23-6. ### 23.11.2.1 Software Controlled Restart When the GxARSEN bit of the CWGxCON2 register is cleared, the CWG must be restarted after an auto-shutdown event by software. Clearing the Shutdown state requires all selected shutdown inputs to be low, otherwise, the GxASE bit will remain set. The overrides will remain in effect until the first rising edge event after the GxASE bit is cleared. The CWG will then resume operation. ### 23.11.2.2 Auto-Restart When the GxARSEN bit of the CWGxCON2 register is set, the CWG will restart from the Auto-Shutdown state automatically. The GxASE bit will clear automatically when all shutdown sources go low. The overrides will remain in effect until the first rising edge event after the GxASE bit is cleared. The CWG will then resume operation. ## 23.12 Register Definitions: CWG Control ## REGISTER 23-1: CWGxCON0: CWGx CONTROL REGISTER 0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | |---------|---------|---------|---------|---------|-----|-----|---------| | GxEN | GxOEB | GxOEA | GxPOLB | GxPOLA | _ | _ | GxCS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 GxEN: CWGx Enable bit 1 = Module is enabled0 = Module is disabled bit 6 GxOEB: CWGxB Output Enable bit 1 = CWGxB is available on appropriate I/O pin 0 = CWGxB is not available on appropriate I/O pin bit 5 GxOEA: CWGxA Output Enable bit 1 = CWGxA is available on appropriate I/O pin0 = CWGxA is not available on appropriate I/O pin bit 4 **GxPOLB:** CWGxB Output Polarity bit 1 = Output is inverted polarity0 = Output is normal polarity bit 3 GxPOLA: CWGxA Output Polarity bit 1 = Output is inverted polarity0 = Output is normal polarity bit 2-1 **Unimplemented**: Read as '0' bit 0 GxCS0: CWGx Clock Source Select bit 1 = HFINTOSC 0 = Fosc #### REGISTER 23-2: CWGxCON1: CWGx CONTROL REGISTER 1 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | |---------|---------|---------|---------|-----|---------|-----------|---------| | GxASDL | -B<1:0> | GxASDI | _A<1:0> | _ | | GxIS<2:0> | | | bit 7 | | | | | • | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7-6 GxASDLB<1:0>: CWGx Shutdown State for CWGxB bits When an Auto-Shutdown Event is Present (GxASE = 1): 11 = CWGxB pin is driven to '1', regardless of the setting of the GxPOLB bit 10 = CWGxB pin is driven to '0', regardless of the setting of the GxPOLB bit 01 = CWGxB pin is tri-stated 00 = CWGxB pin is driven to its inactive state after the selected dead-band interval; GxPOLB will still control the polarity of the output bit 5-4 GxASDLA<1:0>: CWGx Shutdown State for CWGxA bits When an Auto-Shutdown Event is Present (GxASE = 1): 11 = CWGxA pin is driven to '1', regardless of the setting of the GxPOLA bit 10 = CWGxA pin is driven to '0', regardless of the setting of the GxPOLA bit 01 = CWGxA pin is tri-stated 00 = CWGxA pin is driven to its inactive state after the selected dead-band interval; GxPOLA will still control the polarity of the output bit 3 Unimplemented: Read as '0' bit 2-0 GxIS<2:0>: CWGx Input Source Select bits 111 = Reserved 110 = Reserved 101 = Reserved 100 = PWM3 - PWM3\_out $011 = PWM2 - PWM2_out$ $010 = PWM1 - PWM1_out$ 001 = Reserved 000 = Comparator C1 - C1OUT\_async ## REGISTER 23-3: CWGxCON2: CWGx CONTROL REGISTER 2 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | U-0 | |---------|---------|-----|-----|-----|----------|-----------|-------| | GxASE | GxARSEN | _ | _ | _ | GxASDSC1 | GxASDSFLT | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit u = Bit is unchanged x = Bit is unknown U = Unimplemented bit, read as '0' '1' = Bit is set '0' = Bit is cleared -n/n = Value at POR and BOR/Value at all other Resets bit 7 GxASE: Auto-Shutdown Event Status bit 1 = An auto-shutdown event has occurred 0 = No auto-shutdown event has occurred bit 6 GxARSEN: Auto-Restart Enable bit 1 = Auto-restart is enabled0 = Auto-restart is disabled bit 5-3 **Unimplemented:** Read as '0' bit 2 GxASDSC1: CWGx Auto-Shutdown on Comparator C1 Enable bit 1 = Shutdown when Comparator C1 output (C1OUT\_async) is high 0 = Comparator C1 output has no effect on shutdown bit 1 GxASDSFLT: CWGx Auto-Shutdown on FLT Enable bit 1 = Shutdown when CWG1FLT input is low 0 = CWG1FLT input has no effect on shutdown bit 0 **Unimplemented:** Read as '0' # REGISTER 23-4: CWGxDBR: CWGx COMPLEMENTARY WAVEFORM GENERATOR RISING DEAD-BAND COUNT REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|----------------|---------|---------|---------| | _ | _ | | | CWG <b>x</b> D | BR<5:0> | | | | bit 7 | | | | | | | bit 0 | ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared q = Value depends on condition bit 7-6 **Unimplemented:** Read as '0' bit 5-0 CWGxDBR<5:0>: Complementary Waveform Generator (CWGx) Rising Counts bits 11 1111 = 63-64 counts of dead band 11 1110 = 62-63 counts of dead band • • 00 0010 = 2-3 counts of dead band 00 0001 = 1-2 counts of dead band 00 0000 = 0 counts of dead band ## REGISTER 23-5: CWGxDBF: CWGx COMPLEMENTARY WAVEFORM GENERATOR FALLING DEAD-BAND COUNT REGISTER | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | |-------|-----|---------|---------|---------|---------|---------|---------| | _ | _ | | | CWGxD | BF<5:0> | | | | bit 7 | | | | | | | bit 0 | ## Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared q = Value depends on condition bit 7-6 **Unimplemented:** Read as '0' bit 5-0 CWGxDBF<5:0>: Complementary Waveform Generator (CWGx) Falling Counts bits 11 1111 = 63-64 counts of dead band 11 1110 = 62-63 counts of dead band • ٠ 00 0010 - 00 0 00 0010 = 2-3 counts of dead band 00 0001 = 1-2 counts of dead band 00 0000 = 0 counts of dead band; dead-band generation is bypassed TABLE 23-2: SUMMARY OF REGISTERS ASSOCIATED WITH CWG | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |----------|-------|----------|-------|-----------------------------|--------|------------|-----------|-------|------------------| | ANSELA | _ | _ | - | - ANSA4 - ANSA2 ANSA1 ANSA0 | | ANSA0 | 105 | | | | CWG1CON0 | G1EN | G10EB | G10EA | G1POLB | G1POLA | _ | _ | G1CS0 | 219 | | CWG1CON1 | G1ASE | DLB<1:0> | G1ASD | LA<1:0> | _ | _ | G1IS< | :1:0> | 220 | | CWG1CON2 | G1ASE | G1ARSEN | _ | _ | _ | G1ASDSC1 | G1ASDSFLT | _ | 221 | | CWG1DBF | _ | _ | | | CW | G1DBF<5:0> | | | 222 | | CWG1DBR | | _ | | CWG1DBR<5:0> | | | | 222 | | | TRISA | _ | | TRISA | TRISA<5:4> | | TRISA2 | TRISA | <1:0> | 104 | **Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the CWG. Note 1: Unimplemented, read as '1'. # 24.0 IN-CIRCUIT SERIAL PROGRAMMING™ (ICSP™) ICSP™ programming allows customers to manufacture circuit boards with unprogrammed devices. Programming can be done after the assembly process, allowing the device to be programmed with the most recent firmware or a custom firmware. Five pins are needed for ICSP™ programming: - ICSPCLK - ICSPDAT - MCLR/VPP - VDD - Vss In Program/Verify mode, the program memory, User IDs and the Configuration Words are programmed through serial communications. The ICSPDAT pin is a bidirectional I/O used for transferring the serial data and the ICSPCLK pin is the clock input. For more information on ICSP™, refer to the "PIC12(L)F1501/PIC16(L)F150X Memory Programming Specification" (DS41573). ## 24.1 High-Voltage Programming Entry Mode The device is placed into High-Voltage Programming Entry mode by holding the ICSPCLK and ICSPDAT pins low, then raising the voltage on MCLR/VPP to VIHH. ## 24.2 Low-Voltage Programming Entry Mode The Low-Voltage Programming Entry mode allows the PIC® MCUs (Flash) to be programmed using VDD only, without high voltage. When the LVP bit of the Configuration Words is set to '1', the ICSP Low-Voltage Programming Entry mode is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to '0'. Entry into the Low-Voltage Programming Entry mode requires the following steps: - 1. MCLR is brought to VIL. - A 32-bit key sequence is presented on ICSPDAT while clocking ICSPCLK. Once the key sequence is complete, $\overline{\text{MCLR}}$ must be held at V<sub>IL</sub> for as long as Program/Verify mode is to be maintained. If Low-Voltage Programming is enabled (LVP = 1), the MCLR Reset function is automatically enabled and cannot be disabled. See **Section 6.5** "MCLR" for more information. The LVP bit can only be reprogrammed to '0' by using the High-Voltage Programming mode. ## 24.3 Common Programming Interfaces Connection to a target device is typically done through an ICSP™ header. A commonly found connector on development tools is the RJ-11 in the 6P6C (6-pin, 6-connector) configuration. See Figure 24-1. FIGURE 24-1: ICD RJ-11 STYLE CONNECTOR INTERFACE Another connector often found in use with the PICkit™ programmers is a standard 6-pin header with 0.1 inch spacing. Refer to Figure 24-2. FIGURE 24-2: PICkit™ PROGRAMMER STYLE CONNECTOR INTERFACE For additional interface recommendations, refer to the specific device programmer manual prior to PCB design. It is recommended that isolation devices be used to separate the programming pins from other circuitry. The type of isolation is highly dependent on the specific application and may include devices, such as resistors, diodes or even jumpers. See Figure 24-3 for more information. FIGURE 24-3: TYPICAL CONNECTION FOR ICSP™ PROGRAMMING ## 25.0 INSTRUCTION SET SUMMARY Each instruction is a 14-bit word containing the operation code (opcode) and all required operands. The opcodes are broken into three broad categories. - · Byte-Oriented - Bit-Oriented - · Literal and Control The literal and control category contains the most varied instruction word format. Table 25-3 lists the instructions recognized by the MPASM $^{TM}$ assembler. All instructions are executed within a single instruction cycle, with the following exceptions, which may take two or three cycles: - Subroutine takes two cycles (CALL, CALLW) - Returns from interrupts or subroutines take two cycles (RETURN, RETLW, RETFIE) - Program branching takes two cycles (GOTO, BRA, BRW, BTFSS, BTFSC, DECFSZ, INCSFZ) - One additional instruction cycle will be used when any instruction references an indirect file register and the file select register is pointing to program memory One instruction cycle consists of 4 oscillator cycles; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution rate of 1 MHz. All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit. ## 25.1 Read-Modify-Write Operations Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified and the result is stored according to either the instruction or the destination designator, 'd'. A read operation is performed on a register even if the instruction writes to that register. TABLE 25-1: OPCODE FIELD DESCRIPTIONS | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f | Register file address (0x00 to 0x7F). | | W | Working register (accumulator). | | b | Bit address within an 8-bit file register. | | k | Literal field, constant data or label. | | х | Don't care location (= 0 or 1). The assembler will generate code with x = 0. It is the recommended form of use for compatibility with all Microchip software tools. | | d | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1. | | n | FSR or INDF number (0-1). | | mm | Pre-Post Increment-Decrement mode selection. | # TABLE 25-2: ABBREVIATION DESCRIPTIONS | Field | Description | |-------|-----------------| | PC | Program Counter | | TO | Time-out bit | | С | Carry bit | | DC | Digit Carry bit | | Z | Zero bit | | PD | Power-Down bit | ## FIGURE 25-1: GENERAL FORMAT FOR INSTRUCTIONS | Byte-oriented file register oper 13 8 7 6 | _ | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | 13 8 7 6 OPCODE d | f (FILE #) | | d = 0 for destination W | . (== ./) | | d = 1 for destination w<br>d = 1 for destination f<br>f = 7-bit file register addre | ss | | Bit-oriented file register opera<br>13 10 9 7 | | | OPCODE b (BIT # | f (FILE #) | | b = 3-bit bit address<br>f = 7-bit file register addre | ss | | iteral and control operations | 5 | | General | | | 13 8 7 | k (literal) | | | K (illeral) | | k = 8-bit immediate value | | | ALL and GOTO instructions onl | у | | 13 11 10 | 0 | | OPCODE k | (literal) | | k = 11-bit immediate value | <b>)</b> | | IOVLP instruction only 13 7 | 6 0 | | OPCODE | k (literal) | | k = 7-bit immediate value | | | | | | | | | • | 5.4 | | 13 | | | 13 OPCODE | 5 4 0<br>k (literal) | | 13 | | | OPCODE k = 5-bit immediate value RA instruction only | k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 | k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 OPCODE | k (literal) | | OPCODE k = 5-bit immediate value RRA instruction only 13 9 8 | k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 OPCODE k = 9-bit immediate value | k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 OPCODE k = 9-bit immediate value | k (literal) k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 OPCODE k = 9-bit immediate value SR Offset instructions | k (literal) (k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 OPCODE k = 9-bit immediate value SR Offset instructions 13 7 6 | k (literal) k (literal) 5 0 k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 9 8 OPCODE k = 9-bit immediate value SR Offset instructions 13 7 6 OPCODE n n = appropriate FSR k = 6-bit immediate value | k (literal) k (literal) 5 0 k (literal) | | A property of the second th | k (literal) k (literal) 5 0 k (literal) | | A property of the first immediate value th | k (literal) k (literal) 5 0 k (literal) | | OPCODE k = 5-bit immediate value BRA instruction only 13 9 8 OPCODE k = 9-bit immediate value SSR Offset instructions 13 7 6 OPCODE n n = appropriate FSR k = 6-bit immediate value SSR Increment instructions 13 | k (literal) k (literal) 5 0 k (literal) | | A property of the control con | k (literal) k (literal) 5 0 k (literal) | | OPCODE k = 5-bit immediate value RA instruction only 13 | k (literal) k (literal) 5 0 k (literal) 3 2 1 0 n m (mode) | TABLE 25-3: ENHANCED MID-RANGE INSTRUCTION SET | Mner | nonic, | Description | | | 14-Bit | Opcode | ) | Status | Notes | |---------|----------------------------------------|------------------------------------------------------|----------|--------|--------|--------|------|----------|-------| | Opei | rands | | | MSb | | | LSb | Affected | Notes | | | BYTE-ORIENTED FILE REGISTER OPERATIONS | | | | | | | | | | ADDWF | f, d | Add W and f | 1 | 00 | 0111 | dfff | ffff | C, DC, Z | 2 | | ADDWFC | f, d | Add with Carry W and f | 1 | 11 | 1101 | dfff | ffff | C, DC, Z | 2 | | ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 2 | | ASRF | f, d | Arithmetic Right Shift | 1 | 11 | 0111 | dfff | ffff | C, Z | 2 | | LSLF | f, d | Logical Left Shift | 1 | 11 | 0101 | dfff | ffff | C, Z | 2 | | LSRF | f, d | Logical Right Shift | 1 | 11 | 0110 | | ffff | C, Z | 2 | | CLRF | f | Clear f | 1 | 00 | 0001 | | ffff | Z | 2 | | CLRW | _ | Clear W | 1 | 00 | 0001 | 0000 | 00xx | Z | | | COMF | f, d | Complement f | 1 | 00 | 1001 | dfff | ffff | Z | 2 | | DECF | f, d | Decrement f | 1 | 0.0 | 0011 | | ffff | Z | 2 | | INCF | f, d | Increment f | 1 | 0.0 | 1010 | | ffff | Z | 2 | | IORWF | f, d | Inclusive OR W with f | 1 | 0.0 | 0100 | | ffff | Z | 2 | | MOVF | f, d | Move f | 1 | 00 | 1000 | | ffff | Z | 2 | | MOVWF | f | Move W to f | 1 | 0.0 | 0000 | 1fff | | | 2 | | RLF | f, d | Rotate Left f through Carry | 1 | 00 | 1101 | | ffff | С | 2 | | RRF | f, d | Rotate Right f through Carry | 1 | 00 | 1100 | | ffff | С | 2 | | SUBWF | f, d | Subtract W from f | 1 | 00 | 0010 | dfff | | , , | 2 | | SUBWFB | f, d | Subtract with Borrow W from f | 1 | 11 | 1011 | | ffff | C, DC, Z | 2 | | SWAPF | f, d | Swap nibbles in f | 1 | 00 | 1110 | dfff | | | 2 | | XORWF | f, d | Exclusive OR W with f | 1 | 0.0 | 0110 | dfff | ffff | Z | 2 | | | | BYTE-ORIENTED SKIP ( | PERATION | ONS | | | | | | | DECFSZ | f, d | Decrement f, Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff | | 1, 2 | | INCFSZ | f, d | Increment f, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff | | 1, 2 | | | | BIT-ORIENTED FILE REGIST | ER OPER | RATION | IS | | | | | | BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff | | 2 | | BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff | | 2 | | | | BIT-ORIENTED SKIP O | PERATIO | NS | | | | | | | BTFSC | f, b | Bit Test f, Skip if Clear | 1 (2) | 01 | 10bb | bfff | ffff | | 1, 2 | | BTFSS | f, b | Bit Test f, Skip if Set | 1 (2) | 01 | 11bb | bfff | ffff | | 1, 2 | | | | LITERAL OPERA | TIONS | | | | | | | | ADDLW | k | Add literal and W | 1 | 11 | 1110 | kkkk | kkkk | C, DC, Z | | | ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z | | | IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z | | | MOVLB | k | Move literal to BSR | 1 | 00 | 0000 | 001k | kkkk | | | | MOVLP | k | Move literal to PCLATH | 1 | 11 | 0001 | 1kkk | kkkk | | | | MOVLW | k | Move literal to W | 1 | 11 | 0000 | kkkk | kkkk | | | | SUBLW | k | Subtract W from literal | 1 | 11 | 1100 | kkkk | kkkk | C, DC, Z | | | XORLW | k | Exclusive OR literal with W | 1 | 11 | 1010 | kkkk | kkkk | Z | | | Note 1: | 16.11 D | om Counter (PC) is modified, or a conditional test i | | | | | | | | **Note 1:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. <sup>2:</sup> If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle. **<sup>3:</sup>** See the table in the MOVIW and MOVWI instruction descriptions. TABLE 25-3: ENHANCED MID-RANGE INSTRUCTION SET (CONTINUED) | Mnemonic, | | Description | Cycles | | 14-Bit | Opcode | ) | Status | Notes | |-----------|------|-----------------------------------------------|--------|-----|--------|--------|-------|----------|-------| | Oper | ands | Description | Cycles | MSb | | | LSb | Affected | NOTES | | | | CONTROL OPERA | TIONS | | | | | | | | BRA | k | Relative Branch | 2 | 11 | 001k | kkkk | kkkk | | | | BRW | _ | Relative Branch with W | 2 | 00 | 0000 | 0000 | 1011 | | | | CALL | k | Call Subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CALLW | _ | Call Subroutine with W | 2 | 00 | 0000 | 0000 | 1010 | | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | RETFIE | k | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 0100 | kkkk | kkkk | | | | RETURN | - | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | | | INHERENT OPERA | ATIONS | | | | | | • | | CLRWDT | _ | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | TO, PD | | | NOP | _ | No Operation | 1 | 00 | 0000 | 0000 | 0000 | | | | OPTION | _ | Load OPTION REG register with W | 1 | 00 | 0000 | 0110 | 0010 | | | | RESET | _ | Software device Reset | 1 | 00 | 0000 | 0000 | 0001 | | | | SLEEP | _ | Go into Standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO, PD | | | TRIS | f | Load TRIS register with W | 1 | 00 | 0000 | 0110 | Offf | | | | | | C COMPILER OPT | IMIZED | • | | | | | • | | ADDFSR | n, k | Add Literal k to FSRn | 1 | 11 | 0001 | 0nkk | kkkk | | | | MOVIW | n mm | Move Indirect FSRn to W with pre/post inc/dec | 1 | 0.0 | 0000 | 0001 | 0 nmm | Z | 2, 3 | | | | modifier, mm | | | | | kkkk | | | | | k[n] | Move INDFn to W, Indexed Indirect. | 1 | 11 | 1111 | 0nkk | 1nmm | Z | 2 | | MOVWI | n mm | Move W to Indirect FSRn with pre/post inc/dec | 1 | 00 | 0000 | 0001 | kkkk | | 2, 3 | | | | modifier, mm | | | | | | | | | | k[n] | Move W to INDFn, Indexed Indirect. | 1 | 11 | 1111 | 1nkk | | | 2 | Note 1: If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. <sup>2:</sup> If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle. <sup>3:</sup> See the table in the MOVIW and MOVWI instruction descriptions. ## 25.2 Instruction Descriptions | ADDFSR | Add Literal to FSRn | |------------------|----------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ADDFSR FSRn, k | | Operands: | $-32 \le k \le 31$<br>$n \in [0, 1]$ | | Operation: | $FSR(n) + k \to FSR(n)$ | | Status Affected: | None | | Description: | The signed 6-bit literal 'k' is added to the contents of the FSRnH:FSRnL register pair. | | | FSRn is limited to the range 0000h -<br>FFFFh. Moving beyond these bounds<br>will cause the FSR to wraparound. | | ANDLW | AND literal with W | |------------------|-----------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ANDLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .AND. (k) $\rightarrow$ (W) | | Status Affected: | Z | | Description: | The contents of W register are AND'ed with the 8-bit literal 'k'. The result is placed in the W register. | | ADDLW | Add literal and W | |------------------|---------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $(W) + k \to (W)$ | | Status Affected: | C, DC, Z | | Description: | The contents of the W register are added to the 8-bit literal 'k' and the result is placed in the W register. | | ANDWF | AND W with f | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ANDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .AND. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | AND the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | ADDWF | Add W and f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] ADDWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) + (f) $\rightarrow$ (destination) | | Status Affected: | C, DC, Z | | Description: | Add the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | ASRF | Arithmetic Right Shift | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ASRF f {,d} | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(f<7>)\rightarrow dest<7>$<br>$(f<7:1>)\rightarrow dest<6:0>,$<br>$(f<0>)\rightarrow C,$ | | Status Affected: | C, Z | | Description: | The contents of register 'f' are shifted one bit to the right through the Carry flag. The MSb remains unchanged. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f'. | | | | | ADDWFC | ADD W and CARRY bit to f | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] ADDWFC f {,d} | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | $(W) + (f) + (C) \to dest$ | | Status Affected: | C, DC, Z | | Description: | Add W, the Carry flag and data memory location 'f'. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is placed in data memory location 'f'. | | BCF | Bit Clear f | |------------------|---------------------------------------| | Syntax: | [ label ] BCF f,b | | Operands: | $ 0 \le f \le 127 $ $ 0 \le b \le 7 $ | | Operation: | 0 → (f <b>)</b> | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is cleared. | | BTFSC | Bit Test f, Skip if Clear | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label]BTFSC f,b | | Operands: | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ | | Operation: | skip if (f < b >) = 0 | | Status Affected: | None | | Description: | If bit 'b' in register 'f' is '1', the next instruction is executed. If bit 'b', in register 'f', is '0', the next instruction is discarded, and a NOP is executed instead, making this a two-cycle instruction. | | BRA | Relative Branch | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] BRA label<br>[ label ] BRA \$+k | | Operands: | -256 ≤ label - PC + 1 ≤ 255<br>-256 ≤ k ≤ 255 | | Operation: | $(PC) + 1 + k \rightarrow PC$ | | Status Affected: | None | | Description: | Add the signed 9-bit literal 'k' to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 1 + k. This instruction is a two-cycle instruction. This branch has a limited range. | | Syntax | |--------| | Opera | | Opera | | Status | | Descri | | | | | | | | | | | | BTFSS | Bit Test f, Skip if Set | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label]BTFSS f,b | | Operands: | $0 \le f \le 127$<br>$0 \le b < 7$ | | Operation: | skip if (f <b>) = 1</b> | | Status Affected: | None | | Description: | If bit 'b' in register 'f' is '0', the next instruction is executed. If bit 'b' is '1', then the next instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. | | BRW | Relative Branch with W | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] BRW | | Operands: | None | | Operation: | $(PC) + (W) \rightarrow PC$ | | Status Affected: | None | | Description: | Add the contents of W (unsigned) to the PC. Since the PC will have incremented to fetch the next instruction, the new address will be PC + 1 + (W). This instruction is a two-cycle instruction. | | BSF | Bit Set f | |------------------|--------------------------------------| | Syntax: | [ label ] BSF f,b | | Operands: | $0 \le f \le 127$<br>$0 \le b \le 7$ | | Operation: | $1 \rightarrow (f < b >)$ | | Status Affected: | None | | Description: | Bit 'b' in register 'f' is set. | | CALL | Call Subroutine | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | | Operands: | $0 \leq k \leq 2047$ | | Operation: | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<6:3>) → PC<14:11> | | Status Affected: | None | | Description: | Call Subroutine. First, return address (PC + 1) is pushed onto the stack. The 11-bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction. | | CLRWDT | Clear Watchdog Timer | |------------------|------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CLRWDT | | Operands: | None | | Operation: | 00h → WDT<br>0 → WDT prescaler,<br>1 → $\overline{TO}$<br>1 → $\overline{PD}$ | | Status Affected: | TO, PD | | Description: | CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits TO and PD are set. | | CALLW | Subroutine Call With W | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] CALLW | | Operands: | None | | Operation: | $(PC) +1 \rightarrow TOS,$<br>$(W) \rightarrow PC <7:0>,$<br>$(PCLATH <6:0>) \rightarrow PC <14:8>$ | | Status Affected: | None | | Description: | Subroutine call with W. First, the return address (PC + 1) is pushed onto the return stack. Then, the contents of W is loaded into PC<7:0>, and the contents of PCLATH into | PC<14:8>. CALLW is a two-cycle | COMF | Complement f | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] COMF f,d | | Operands: | $0 \le f \le 127$<br>d $\in [0,1]$ | | Operation: | $(\bar{f}) \to (destination)$ | | Status Affected: | Z | | Description: | The contents of register 'f' are complemented. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f'. | | | | | | | | CLRF | Clear f | |------------------|----------------------------------------------------------------| | Syntax: | [label] CLRF f | | Operands: | $0 \leq f \leq 127$ | | Operation: | $ \begin{array}{l} 00h \to (f) \\ 1 \to Z \end{array} $ | | Status Affected: | Z | | Description: | The contents of register 'f' are cleared and the Z bit is set. | instruction. | DECF | Decrement f | |------------------|------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] DECF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) - 1 $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Decrement register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | | CLRW | Clear W | |------------------|----------------------------------------| | Syntax: | [label] CLRW | | Operands: | None | | Operation: | $00h \to (W)$ $1 \to Z$ | | Status Affected: | Z | | Description: | W register is cleared. Zero (Z) bit is | | DECFSZ | Decrement f, Skip if 0 | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] DECFSZ f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) - 1 → (destination);<br>skip if result = 0 | | Status Affected: | None | | Description: | The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '1', the next instruction is executed. If the result is '0', then a NOP is executed instead, making it a two-cycle instruction. | | INCFSZ | Increment f, Skip if 0 | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] INCFSZ f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (f) + 1 → (destination),<br>skip if result = 0 | | Status Affected: | None | | Description: | The contents of register 'f' are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. If the result is '1', the next instruction is executed. If the result is '0', a NOP is executed instead, making it a two-cycle instruction. | | GOTO | Unconditional Branch | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] GOTO k | | Operands: | $0 \leq k \leq 2047$ | | Operation: | $k \rightarrow PC<10:0>$<br>PCLATH<6:3> $\rightarrow$ PC<14:11> | | Status Affected: | None | | Description: | GOTO is an unconditional branch. The 11-bit immediate value is loaded into PC bits <10:0>. The upper bits of PC are loaded from PCLATH<4:3>. GOTO | is a two-cycle instruction. | IORLW | Inclusive OR literal with W | |------------------|--------------------------------------------------------------------------------------------------------------| | Syntax: | [label] IORLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .OR. $k \rightarrow (W)$ | | Status Affected: | Z | | Description: | The contents of the W register are OR'ed with the 8-bit literal 'k'. The result is placed in the W register. | | INCF | Increment f | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [ label ] INCF f,d | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | Operation: | (f) + 1 $\rightarrow$ (destination) | | | Status Affected: | Z | | | Description: | The contents of register 'f are incremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. | | | IORWF | Inclusive OR W with f | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [label] IORWF f,d | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | Operation: | (W) .OR. (f) $\rightarrow$ (destination) | | | Status Affected: | Z | | | Description: | Inclusive OR the W register with register 'f'. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. | | | LSLF | Logical Left Shift | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [ label ] LSLF f {,d} | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | Operation: | $(f<7>) \rightarrow C$<br>$(f<6:0>) \rightarrow dest<7:1>$<br>$0 \rightarrow dest<0>$ | | | Status Affected: | C, Z | | | Description: | The contents of register 'f' are shifted one bit to the left through the Carry flag. A '0' is shifted into the LSb. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f'. | | | | C register f ←0 | | | LSRF | Logical Right Shift | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Syntax: | [ label ] LSRF f {,d} | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | Operation: | $0 \rightarrow \text{dest}<7>$ $(f<7:1>) \rightarrow \text{dest}<6:0>,$ $(f<0>) \rightarrow C,$ | | | | Status Affected: | C, Z | | | | Description: | The contents of register 'f' are shifted one bit to the right through the Carry flag. A '0' is shifted into the MSb. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f'. | | | | | 0 → register f C | | | | MOVF | Move f | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [label] MOVF f,d | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | Operation: | $(f) \rightarrow (dest)$ | | | Status Affected: | Z | | | Description: | The contents of register f is moved to a destination dependent upon the status of d. If d = 0, destination is W register. If d = 1, the destination is file register f itself. d = 1 is useful to test a file register since status flag Z is affected. | | | Words: | 1 | | | Cycles: | 1 | | | Example: | MOVF FSR, 0 | | | | After Instruction W = value in FSR register Z = 1 | | | MOVIW | Move INDFn to W | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ /abe/ ] MOVIW ++FSRn<br>[ /abe/ ] MOVIWFSRn<br>[ /abe/ ] MOVIW FSRn++<br>[ /abe/ ] MOVIW FSRn<br>[ /abe/ ] MOVIW k[FSRn] | | Operands: | $n \in [0,1]$<br>$mm \in [00,01,10,11]$<br>$-32 \le k \le 31$ | | Operation: | INDFn → W Effective address is determined by • FSR + 1 (preincrement) • FSR - 1 (predecrement) • FSR + k (relative offset) After the Move, the FSR value will be either: • FSR + 1 (all increments) • FSR - 1 (all decrements) • Unchanged | | Status Affected: | Z | | Mode | Syntax | mm | |---------------|--------|----| | Preincrement | ++FSRn | 00 | | Predecrement | FSRn | 01 | | Postincrement | FSRn++ | 10 | | Postdecrement | FSRn | 11 | Description: This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it. **Note:** The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn. FSRn is limited to the range 0000h - FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wraparound. ## MOVLB Move literal to BSR Syntax: [ label ] MOVLB k $\label{eq:continuous} \begin{array}{ll} \text{Operands:} & 0 \leq k \leq 31 \\ \text{Operation:} & k \rightarrow BSR \\ \text{Status Affected:} & \text{None} \end{array}$ Description: The 5-bit literal 'k' is loaded into the Bank Select Register (BSR). | MOVLP | Move literal to PCLATH | | |------------------|-----------------------------------------------------------|--| | Syntax: | [ label ] MOVLP k | | | Operands: | $0 \leq k \leq 127$ | | | Operation: | $k \to PCLATH$ | | | Status Affected: | None | | | Description: | The 7-bit literal 'k' is loaded into the PCLATH register. | | | MOVLW | Move literal to W | | |------------------|-------------------------------------------------------------------------------------------|--| | Syntax: | [label] MOVLW k | | | Operands: | $0 \leq k \leq 255$ | | | Operation: | $k \rightarrow (W)$ | | | Status Affected: | None | | | Description: | The 8-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. | | | Words: | 1 | | | Cycles: | 1 | | | Example: | MOVLW 0x5A | | | | After Instruction W = 0x5A | | | MOVWF | Move W to f | |------------------|-------------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVWF f | | Operands: | $0 \leq f \leq 127$ | | Operation: | $(W) \rightarrow (f)$ | | Status Affected: | None | | Description: | Move data from W register to register 'f'. | | Words: | 1 | | Cycles: | 1 | | Example: | MOVWF OPTION_REG | | | Before Instruction OPTION_REG = 0xFF W = 0x4F After Instruction OPTION_REG = 0x4F W = 0x4F | | MOVWI | Move W to INDFn | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] MOVWI ++FSRn<br>[ label ] MOVWIFSRn<br>[ label ] MOVWI FSRn++<br>[ label ] MOVWI FSRn<br>[ label ] MOVWI k[FSRn] | | Operands: | $n \in [0,1]$<br>$mm \in [00,01,10,11]$<br>$-32 \le k \le 31$ | | Operation: | <ul> <li>W → INDFn</li> <li>Effective address is determined by</li> <li>FSR + 1 (preincrement)</li> <li>FSR - 1 (predecrement)</li> <li>FSR + k (relative offset)</li> <li>After the Move, the FSR value will be either:</li> <li>FSR + 1 (all increments)</li> <li>FSR - 1 (all decrements)</li> <li>Unchanged</li> </ul> | | Status Affected: | None | | Mode | Syntax | mm | |---------------|--------|----| | Preincrement | ++FSRn | 00 | | Predecrement | FSRn | 01 | | Postincrement | FSRn++ | 10 | | Postdecrement | FSRn | 11 | Description: This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it. **Note:** The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn. FSRn is limited to the range 0000h - FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wraparound. The increment/decrement operation on FSRn WILL NOT affect any Status bits. | NOP | No Operation | |----------------------------------------------------|---------------------------------------------------------------------------------------------------| | Syntax: | [ label ] NOP | | Operands: | None | | Operation: | No operation | | Status Affected: | None | | Description: | No operation. | | Words: | 1 | | Cycles: | 1 | | Example: | NOP | | OPTION | Load OPTION_REG Register | | Cuntavi | with W | | Syntax: | [label] OPTION | | Operands: | [ label ] OPTION None | | Operands: Operation: | [ label ] OPTION None (W) → OPTION_REG | | Operands: Operation: Status Affected: | [ label ] OPTION None (W) → OPTION_REG None | | Operands: Operation: | [ label ] OPTION None (W) → OPTION_REG | | Operands: Operation: Status Affected: Description: | [ label ] OPTION None (W) → OPTION_REG None Move data from W register to OPTION_REG register. | | Operands: Operation: Status Affected: Description: | [ label ] OPTION None (W) → OPTION_REG None Move data from W register to OPTION_REG register. | | Operands: Operation: Status Affected: Description: | [ label ] OPTION None (W) → OPTION_REG None Move data from W register to OPTION_REG register. | | RESET | Software Reset | |------------------|--------------------------------------------------------------------------| | Syntax: | [label] RESET | | Operands: | None | | Operation: | Execute a device Reset. Resets the nRI flag of the PCON register. | | Status Affected: | None | | Description: | This instruction provides a way to execute a hardware Reset by software. | | RETFIE | Return from Interrupt | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [ label ] RETFIE | | | Operands: | None | | | Operation: | $TOS \rightarrow PC,$ $1 \rightarrow GIE$ | | | Status Affected: | None | | | Description: | Return from Interrupt. Stack is POPed and Top-of-Stack (TOS) is loaded in the PC. Interrupts are enabled by setting Global Interrupt Enable bit, GIE (INTCON<7>). This is a two-cycle instruction. | | | Words: | 1 | | | Cycles: | 2 | | | Example: | RETFIE | | | | After Interrupt PC = TOS GIE = 1 | | | RETURN | Return from Subroutine | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | Syntax: | [label] RETURN | | | Operands: | None | | | Operation: | $TOS \to PC$ | | | Status Affected: | None | | | Description: | None Return from subroutine. The stack is POPed and the top of the stack (TOS) is loaded into the Program Counter. This is a two-cycle instruction. | | | RETLW | Return with literal in W | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] RETLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC | | Status Affected: | None | | Description: | The W register is loaded with the 8-bit literal 'k'. The Program Counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. | | Words: | 1 | | Cycles: | 2 | | Example: | CALL TABLE; W contains table ;offset value • ;W now has table value | | TABLE | . ADDWF PC ;W = offset RETLW k1 ;Begin table RETLW k2 ; | | | • RETLW kn ; End of table | | | Before Instruction<br>W = 0x07 | | | After Instruction | value of k8 | RLF | Rotate Left f through Carry | | | |------------------|------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------| | Syntax: | [label] RLF | f,d | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | Operation: | See description be | elow | | | Status Affected: | С | | | | Description: | The contents of re one bit to the left t flag. If 'd' is '0', the the W register. If 'e stored back in reg | hroug<br>e resu<br>d' is '1 | h the Carry It is placed in ', the result is f. | | Words: | 1 | | | | Cycles: | 1 | | | | Example: | RLF REG1 | , 0 | | | | Before Instruction | | | | | REG1 | = | 1110 0110 | | | C | = | 0 | | | After Instruction | | | | | REG1 | = | 1110 0110 | | | M | = | 1100 1100 | | | С | = | 1 | | | | | | | | | | | ### RRF **Rotate Right f through Carry** Syntax: [label] RRF f,d Operands: $0 \le f \le 127$ $\mathsf{d} \in [0,1]$ Operation: See description below Status Affected: Description: The contents of register 'f' are rotated one bit to the right through the Carry flag. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'. Register f | SUBLW | Subtract W from literal | | |------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------| | Syntax: | [ label ] SU | IBLW k | | Operands: | $0 \le k \le 255$ | | | Operation: | $k - (W) \rightarrow (W)$ | | | Status Affected: | C, DC, Z | | | Description: | The W register is subtracted (two's complement method) from the 8-bit literal 'k'. The result is placed in the W register. | | | | <b>C</b> = 0 | W > k | | | <b>C</b> = 1 | $W \le k$ | | | <b>DC</b> = 0 | W<3:0> > k<3:0> | | | <b>DC</b> = 1 | W<3:0> \le k<3:0> | | SLEEP | Enter Sleep mode | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Syntax: | [ label ] SLEEP | | | | Operands: | None | | | | Operation: | $\begin{array}{l} 00h \rightarrow WDT, \\ 0 \rightarrow \underline{WDT} \text{ prescaler,} \\ 1 \rightarrow \overline{TO}, \\ 0 \rightarrow \overline{PD} \end{array}$ | | | | Status Affected: | TO, PD | | | | Description: | The power-down Status bit, $\overline{PD}$ is cleared. Time-out Status bit, $\overline{TO}$ is set. Watchdog Timer and its prescaler are cleared. The processor is put into Sleep mode with the oscillator stopped. | | | | SUBWF | Subtract V | / from f | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--| | Syntax: | [label] St | JBWF f,d | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | Operation: | $(f) - (W) \rightarrow (G)$ | (f) - (W) $\rightarrow$ (destination) | | | Status Affected: | C, DC, Z | | | | Description: | Subtract (two's complement method) W register from register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f. | | | | | <b>C</b> = 0 | W > f | | | | <b>C</b> = 1 | $W \le f$ | | | | <b>DC</b> = 0 | W<3:0> > f<3:0> | | | | <b>DC</b> = 1 | W<3:0> ≤ f<3:0> | | | SUBWFB | Subtract W from f with Borrow | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | SUBWFB f {,d} | | Operands: | $0 \le f \le 127$<br>d $\in [0,1]$ | | Operation: | $(f) - (W) - (\overline{B}) \rightarrow dest$ | | Status Affected: | C, DC, Z | | Description: | Subtract W and the BORROW flag (CARRY) from register 'f' (two's complement method). If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f'. | | SWAPF | Swap Nibbles in f | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Syntax: | [ label ] SWAPF f,d | | | | Operands: | $0 \le f \le 127$<br>d $\in [0,1]$ | | | | Operation: | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$ | | | | Status Affected: | None | | | | Description: | The upper and lower nibbles of register 'f are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. | | | | XORLW | Exclusive OR literal with W | | |------------------|--------------------------------------------------------------------------------------------------------------|--| | Syntax: | [ label ] XORLW k | | | Operands: | $0 \leq k \leq 255$ | | | Operation: | (W) .XOR. $k \rightarrow (W)$ | | | Status Affected: | Z | | | Description: | The contents of the W register are XORed with the 8-bit literal 'k'. The result is placed in the W register. | | | TRIS | Load TRIS Register with W | | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [label] TRIS f | | | | | | | | Operands: | $5 \leq f \leq 7$ | | | | | | | | Operation: | $(W) \rightarrow TRIS register 'f'$ | | | | | | | | Status Affected: | None | | | | | | | | Description: | Move data from W register to TRIS register. When 'f' = 5, TRISA is loaded. When 'f' = 6, TRISB is loaded. When 'f' = 7, TRISC is loaded. | | | | | | | | XORWF | Exclusive OR W with f | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] XORWF f,d | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | Operation: | (W) .XOR. (f) $\rightarrow$ (destination) | | Status Affected: | Z | | Description: | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. | ## 26.0 ELECTRICAL SPECIFICATIONS ## 26.1 Absolute Maximum Ratings<sup>(†)</sup> | Ambient temperature under bias | | |--------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on pins with respect to Vss: | | | on VDD pin | | | PIC12F1571/2 | 0.3V to +6.5V | | PIC12LF1571/2 | | | on MCLR pin | 0.3V to +9.0V | | on all other pins | 0.3V to (VDD + 0.3V) | | Maximum current: | | | on Vss pin <sup>(1)</sup> | | | -40°C ≤ Ta ≤ +85°C | 250 mA | | +85°C ≤ TA ≤ +125°C | 85 mA | | on VDD pin <sup>(1)</sup> | | | $-40$ °C $\leq$ TA $\leq$ $+85$ °C | 250 mA | | +85°C ≤ TA ≤ +125°C | 85 mA | | Sunk by any standard I/O pin | 50 mA | | Sourced by any standard I/O pin | 50 mA | | Clamp current, Ik (VPIN < 0 or VPIN > VDD) | ±20 mA | | Total power dissipation <sup>(2)</sup> | | - Note 1: Maximum current rating requires even load distribution across I/O pins. Maximum current rating may be limited by the device package power dissipation characterizations, see Table 26-6: "Thermal Characteristics" to calculate device specifications. - 2: Power dissipation is calculated as follows: PDIS = VDD x {IDD $\Sigma$ IOH} + $\Sigma$ {(VDD VOH) x IOH} + $\Sigma$ (VOI x IOL). † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability. ## 26.2 Standard Operating Conditions The standard operating conditions for any device are defined as: $\begin{array}{ll} \text{Operating Voltage:} & \text{VDDMIN} \leq \text{VDD} \leq \text{VDDMAX} \\ \text{Operating Temperature:} & \text{Ta\_MIN} \leq \text{Ta} \leq \text{Ta\_MAX} \end{array}$ ## **VDD** — Operating Supply Voltage<sup>(1)</sup> PIC12LF1571/2 | PIC 12LF 137 1/2 | | |------------------------------------------|--------| | VDDMIN (FOSC ≤ 16 MHz) | +1.8V | | VDDMIN (FOSC ≤ 32 MHz) | | | VDDMAX | +3.6V | | PIC12F1571/2 | | | VDDMIN (FOSC ≤ 16 MHz) | +2.3V | | VDDMIN (FOSC ≤ 32 MHz) | +2.5V | | VDDMAX | +5.5V | | TA — Operating Ambient Temperature Range | | | Industrial Temperature | | | TA_MIN | 40°C | | | +85°C | | Extended Temperature | | | TA_MIN | -40°C | | TA MAX | +125°C | Note 1: See Parameter D001, DS Characteristics: Supply Voltage. FIGURE 26-2: VOLTAGE FREQUENCY GRAPH, -40°C ≤ TA ≤ +125°C, PIC12LF1571/2 ONLY ## 26.3 DC Characteristics **TABLE 26-1: SUPPLY VOLTAGE** | PIC12LF | 1571/2 | | Standard Operating Conditions (unless otherwise stated) | | | | | | |---------------|---------|---------------------------------------------|---------------------------------------------------------|-------|----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PIC12F1571/2 | | | | | | | | | | Param.<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | D001 | VDD | Supply Voltage | | | | | | | | | | | VDDMIN<br>1.8<br>2.5 | _ | VDDMAX<br>3.6<br>3.6 | V<br>V | Fosc ≤ 16 MHz<br>Fosc ≤ 32 MHz ( <b>Note 3</b> ) | | | D001 | | | 2.3<br>2.5 | _ | 5.5<br>5.5 | V<br>V | Fosc ≤ 16 MHz<br>Fosc ≤ 32 MHz ( <b>Note 3</b> ) | | | D002* | VDR | RAM Data Retention Voltage <sup>(1)</sup> | | | | | | | | | | | 1.5 | _ | _ | V | Device in Sleep mode | | | D002* | | | 1.7 | _ | _ | V | Device in Sleep mode | | | D002A* | VPOR | Power-on Reset Release Voltage | (2) | | | | | | | | | | _ | 1.6 | _ | V | | | | D002A* | | | _ | 1.6 | _ | V | | | | D002B* | VPORR* | Power-on Reset Rearm Voltage <sup>(2)</sup> | ) | | | | | | | | | | _ | 8.0 | _ | V | | | | D002B* | | | _ | 1.5 | _ | V | | | | D003 | VFVR | Fixed Voltage Reference Voltage | _ | 1.024 | 1 | <b>V</b> | -40°C ≤ TA ≤ +85°C | | | D003A | VADFVR | FVR Gain Voltage Accuracy for ADC | -4 | _ | +4 | % | $ \begin{array}{l} \text{1x VFVR, ADFVR} = \text{01, VDD} \geq 2.5V \\ \text{2x VFVR, ADFVR} = \text{10, VDD} \geq 2.5V \\ \text{4x VFVR, ADFVR} = \text{11, VDD} \geq 4.75V \\ \end{array} $ | | | D003B | VCDAFVR | FVR Gain Voltage Accuracy for Comparator | -4 | _ | +4 | % | 1x VFVR, CDAFVR = 01, VDD $\geq$ 2.5V<br>2x VFVR, CDAFVR = 10, VDD $\geq$ 2.5V<br>4x VFVR, CDAFVR = 11, VDD $\geq$ 4.75V | | | D004* | SVDD | VDD Rise Rate <sup>(2)</sup> | 0.05 | _ | | V/ms | Ensures that the Power-on Reset signal is released properly | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data. <sup>2:</sup> See Figure 26-3, POR and POR Rearm with Slow Rising VDD. <sup>3:</sup> PLL required for 32 MHz operation. FIGURE 26-3: POR AND POR REARM WITH SLOW RISING VDD Note 1: When NPOR is low, the device is held in Reset. 2: TPOR: 1 μs typical.3: TvLow: 2.7 μs typical. TABLE 26-2: SUPPLY CURRENT (IDD)<sup>(1,2)</sup> | PIC12LF | 1571/2 | Standard Operating Conditions (unless otherwise stated) | | | | | | | | |---------|-----------------|---------------------------------------------------------|--------------|------|-------|-----|--------------------------------------------|--|--| | PIC12F1 | 571/2 | | | | | | | | | | Param. | Device | Min. | Typ† | Max. | Units | | Conditions | | | | No. | Characteristics | | <b>,</b> , , | | | VDD | Note | | | | D013 | | | 35 | 44 | μΑ | 1.8 | Fosc = 1 MHz, | | | | | | _ | 60 | 69 | μΑ | 3.0 | External Clock (ECM),<br>Medium Power mode | | | | D013 | | _ | 68 | 93 | μΑ | 2.3 | Fosc = 1 MHz, | | | | | | _ | 91 | 120 | μΑ | 3.0 | External Clock (ECM), Medium Power mode | | | | | | _ | 131 | 160 | μΑ | 5.0 | Medidiii Fowei iiiode | | | | D014 | | _ | 116 | 132 | μΑ | 1.8 | Fosc = 4 MHz, | | | | | | | 203 | 233 | μΑ | 3.0 | External Clock (ECM),<br>Medium Power mode | | | | D014 | | _ | 174 | 221 | μΑ | 2.3 | Fosc = 4 MHz, | | | | | | _ | 234 | 286 | μА | 3.0 | External Clock (ECM), | | | | | | _ | 299 | 374 | μΑ | 5.0 | Medium Power mode | | | | D015 | | _ | 5.5 | 11 | μА | 1.8 | Fosc = 31 kHz, | | | | | | _ | 7.3 | 12 | μΑ | 3.0 | LFINTOSC,<br>-40°C ≤ TA ≤ +85°C | | | | D015 | | _ | 13 | 21 | μΑ | 2.3 | Fosc = 31 kHz, | | | | | | _ | 15 | 24 | μΑ | 3.0 | LFINTOSC,<br>40°C ≤ Ta ≤ +85°C | | | | | | | 17 | 25 | μΑ | 5.0 | 7-40 C ≤ IA ≤ +05 C | | | | D016 | | | 111 | 151 | μΑ | 1.8 | Fosc = 500 kHz, | | | | | | | 133 | 176 | μΑ | 3.0 | MFINTOSC | | | | D016 | | | 144 | 209 | μΑ | 2.3 | Fosc = 500 kHz, | | | | | | | 162 | 237 | μΑ | 3.0 | MFINTOSC | | | | | | _ | 216 | 288 | μΑ | 5.0 | | | | | D017* | | _ | 0.5 | 0.6 | mA | 1.8 | Fosc = 8 MHz, | | | | | | _ | 0.7 | 0.9 | mA | 3.0 | HFINTOSC | | | | D017* | | | 0.6 | 0.8 | mA | 2.3 | Fosc = 8 MHz, | | | | | | _ | 0.8 | 0.9 | mA | 3.0 | HFINTOSC | | | | | | _ | 0.9 | 1.0 | mA | 5.0 | | | | | D018 | | | 0.7 | 8.0 | mA | 1.8 | Fosc = 16 MHz, | | | | | | | 1.1 | 1.2 | mA | 3.0 | HFINTOSC | | | | D018 | | | 0.9 | 1.1 | mA | 2.3 | Fosc = 16 MHz, | | | | | | | 1.1 | 1.3 | mA | 3.0 | HFINTOSC | | | | | | | 1.3 | 1.5 | mA | 5.0 | | | | <sup>\*</sup> These parameters are characterized but not tested. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: PLL required for 32 MHz operation. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Note 1:** The test conditions for all IDD measurements in active operation mode are: CLKIN = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss; MCLR = VDD; WDT disabled. TABLE 26-2: SUPPLY CURRENT (IDD)<sup>(1,2)</sup> (CONTINUED) | PIC12LF | 1571/2 | Standard Operating Conditions (unless otherwise stated) | | | | | | | | |---------|-----------------|---------------------------------------------------------|------|--------|-------|-------------|---------------------------------------------------------------------|--|--| | PIC12F1 | 571/2 | | | | | | | | | | Param. | Device | Min. | Typ† | Max. | Units | | Conditions | | | | No. | Characteristics | IVIIII. | турт | IVIAX. | Units | <b>V</b> DD | Note | | | | D018A* | | _ | 2 | 2.4 | mA | 3.0 | Fosc = 32 MHz,<br>HFINTOSC (Note 3) | | | | D018A* | | _ | 2.1 | 2.5 | mA | 3.0 | Fosc = 32 MHz, | | | | | | _ | 2.2 | 2.6 | mA | 5.0 | HFINTOSC (Note 3) | | | | D019A | | _ | 1.7 | 1.9 | mA | 3.0 | Fosc = 32 MHz,<br>External Clock (ECH),<br>High Power mode (Note 3) | | | | D019A | | _ | 1.8 | 2 | mA | 3.0 | Fosc = 32 MHz, | | | | | | _ | 1.9 | 2.3 | mA | 5.0 | External Clock (ECH),<br>High Power mode ( <b>Note 3</b> ) | | | | D019B | | _ | 2.2 | 5.9 | μΑ | 1.8 | Fosc = 32 kHz, | | | | | | | 4.3 | 8.3 | μΑ | 3.0 | External Clock (ECL),<br>Low Power mode | | | | D019B | | _ | 12 | 20 | μΑ | 2.3 | Fosc = 32 kHz, | | | | | | _ | 15 | 25 | μΑ | 3.0 | External Clock (ECL),<br>Low Power mode | | | | | | _ | 17 | 26 | μΑ | 5.0 | Low Power filode | | | | D019C | | _ | 18 | 25 | μΑ | 1.8 | Fosc = 500 kHz, | | | | | | | 30 | 38 | μΑ | 3.0 | External Clock (ECL),<br>Low Power mode | | | | D019C | | | 29 | 40 | μΑ | 2.3 | Fosc = 500 kHz, | | | | | | _ | 37 | 51 | μΑ | 3.0 | External Clock (ECL),<br>Low Power mode | | | | | | _ | 42 | 53 | μА | 5.0 | Low Fower mode | | | - These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - **Note 1:** The test conditions for all IDD measurements in active operation mode are: CLKIN = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to Vss; MCLR = VDD; WDT disabled. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. - 3: PLL required for 32 MHz operation. TABLE 26-3: POWER-DOWN CURRENTS (IPD)(1,2) | PIC12LF1 | 571/2 | Operating Conditions (unless otherwise stated) Low-Power Sleep Mode | | | | | | | | | |----------|------------------------|---------------------------------------------------------------------|------------|-------|--------|------------|-------------|-------------------------------------------------------|--|--| | PIC12F15 | 71/2 | Low-Power Sleep Mode, VREGPM = 1 | | | | | | | | | | Param. | Device Characteristics | Min. | Tunt | Max. | Max. | Units | Conditions | | | | | No. | Device Characteristics | IVIIII. | Тур† | +85°C | +125°C | Ullits | <b>V</b> DD | Note | | | | D022 | Base IPD | _ | 0.020 | 0.6 | 2.6 | μΑ | 1.8 | WDT, BOR and FVR disabled, | | | | | | _ | 0.025 | 0.8 | 2.9 | μΑ | 3.0 | all peripherals inactive,<br>VREGPM = 1 | | | | D022 | Base IPD | _ | 0.2 | 0.9 | 2.8 | μА | 2.3 | WDT, BOR and FVR disabled, | | | | | | _ | 0.3 | 3.0 | 3.8 | μА | 3.0 | all peripherals inactive, | | | | | | _ | 0.4 | 3.6 | 4.5 | μА | 5.0 | Low-Power Sleep mode,<br>VREGPM = 1 | | | | D022A | Base IPD | _ | 9 | 14 | 15 | μА | 2.3 | WDT, BOR and FVR disabled, | | | | | | _ | 11 | 19 | 21 | μА | 3.0 | all peripherals inactive,<br>Normal Power Sleep mode, | | | | | | _ | 12 | 21 | 22 | μА | 5.0 | VREGPM = 0 | | | | D023 | | _ | 0.3 | 0.8 | 2.9 | μА | 1.8 | WDT Current | | | | | | _ | 0.5 | 1.1 | 3.5 | μА | 3.0 | 1 | | | | D023 | | _ | 0.5 | 1.7 | 4.1 | μА | 2.3 | WDT Current | | | | | | _ | 0.6 | 1.9 | 4.4 | μА | 3.0 | | | | | | | _ | 0.7 | 2.1 | 4.7 | μА | 5.0 | | | | | D023A | | _ | 13 | 18 | 20 | μΑ | 1.8 | FVR Current | | | | | | _ | 22 | 28 | 29 | μА | 3.0 | | | | | D023A | | _ | 16 | 24 | 25 | μА | 2.3 | FVR Current | | | | | | | 19 | 30 | 31 | μΑ | 3.0 | | | | | | | _ | 20 | 33 | 35 | μΑ | 5.0 | | | | | D024 | | | 6.5 | 9 | 11 | μΑ | 3.0 | BOR Current | | | | D024 | | _ | 7.0 | 10 | 11 | μΑ | 3.0 | BOR Current | | | | | | _ | 8.0 | 12 | 13 | μΑ | 5.0 | | | | | D24A | | _ | 0.2 | 2 | 4 | μА | 3.0 | LPBOR Current | | | | D24A | | | 0.4 | 2 | 4 | μΑ | 3.0 | LPBOR Current | | | | | | _ | 0.5 | 3 | 5 | μΑ | 5.0 | | | | | D026 | | | 0.03 | 0.7 | 2.7 | μΑ | 1.8 | ADC Current (Note 3), No conversion in progress | | | | D004 | | _ | 0.04 | 0.8 | 3 | μA | 3.0 | , , | | | | D026 | | _ | 0.2 | 1.3 | 3.8 | μΑ | 2.3 | ADC Current (Note 3), No conversion in progress | | | | | | | 0.3 | 1.4 | 3.9 | μΑ | 3.0 | - 115 Softword of the progress | | | | D0004# | | _ | 0.4 | 1.5 | 4 | μA | 5.0 | ADO Comment (N. 1. 2) | | | | D026A* | | | 250 | _ | _ | μ <b>A</b> | 1.8<br>3.0 | ADC Current (Note 3), Conversion in progress | | | | D0264* | | | 250 | | _ | μ <b>A</b> | | | | | | D026A* | | | 280<br>280 | _ | | μΑ | 2.3<br>3.0 | ADC Current (Note 3), Conversion in progress | | | | | | _ | 280 | _ | _ | μA<br>μA | 5.0 | - | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: The peripheral ∆ current can be determined by subtracting the base IPD current from this limit. Max. values need to be used when calculating total current consumption. <sup>2:</sup> The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in High-Impedance state and tied to Vss. <sup>3:</sup> ADC clock source is FRC. TABLE 26-3: POWER-DOWN CURRENTS (IPD)<sup>(1,2)</sup> (CONTINUED) | PIC12LF1 | 571/2 | Operating Conditions (unless otherwise stated) Low-Power Sleep Mode | | | | | | | |-----------|----------------------------|---------------------------------------------------------------------|------|-------|--------|-------|-------------|---------------------------------| | PIC12F157 | 71/2 | Low-Power Sleep Mode, VREGPM = 1 | | | | | | | | Param. | Davida o Ohana eta datta e | | T 1 | Max. | Max. | 11!4 | | Conditions | | No. | Device Characteristics | Min. | Typ† | +85°C | +125°C | Units | <b>V</b> DD | Note | | D027 | | _ | 4 | 7 | 9 | μА | 1.8 | Comparator, | | | | _ | 4.2 | 8 | 10 | μА | 3.0 | CxSP = 0 | | D027 | | _ | 13 | 20 | 21 | μΑ | 2.3 | Comparator, | | | | _ | 14 | 23 | 25 | μΑ | 3.0 | CxSP = 0 | | | | _ | 16 | 24 | 26 | μА | 5.0 | | | D028A | | _ | 20 | 35 | 36 | μΑ | 1.8 | Comparator, | | | | _ | 21 | 36 | 38 | μА | 3.0 | Normal Power, CxSP = 1 (Note 1) | | D028A | | _ | 28 | 47 | 48 | μΑ | 2.3 | Comparator, | | | | _ | 29 | 51 | 52 | μΑ | 3.0 | Normal Power, CxSP = 1, | | | | _ | 31 | 52 | 53 | μΑ | 5.0 | VREGPM = 1 (Note 1) | <sup>\*</sup> These parameters are characterized but not tested. Note 1: The peripheral $\Delta$ current can be determined by subtracting the base IPD current from this limit. Max. values need to be used when calculating total current consumption. - 2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in High-Impedance state and tied to Vss. - 3: ADC clock source is FRC. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## TABLE 26-4: I/O PORTS Standard Operating Conditions (unless otherwise stated) | Param.<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | | | | |---------------|------|--------------------------------------|-----------------|------|----------|-------|----------------------------------------------------------------------------|--|--|--|--| | | VIL | Input Low Voltage | | | | | | | | | | | | | I/O Ports: | | | | | | | | | | | D030 | | with TTL Buffer | _ | _ | 0.8 | V | $4.5V \le VDD \le 5.5V$ | | | | | | D030A | | | _ | _ | 0.15 VDD | V | 1.8V ≤ VDD ≤ 4.5V | | | | | | D031 | | with Schmitt Trigger Buffer | _ | _ | 0.2 VDD | V | $2.0V \le VDD \le 5.5V$ | | | | | | | | with I <sup>2</sup> C Levels | _ | _ | 0.3 VDD | V | | | | | | | | | with SMbus Levels | _ | _ | 0.8 | V | $2.7V \le VDD \le 5.5V$ | | | | | | D032 | | MCLR | _ | _ | 0.2 VDD | V | | | | | | | | VIH | Input High Voltage | | | | | | | | | | | | | I/O Ports: | | | | | | | | | | | D040 | | with TTL Buffer | 2.0 | _ | _ | V | $4.5V \le VDD \le 5.5V$ | | | | | | D040A | | | 0.25 VDD + 0.8 | _ | _ | V | $1.8V \le VDD \le 4.5V$ | | | | | | D041 | | with Schmitt Trigger Buffer | 0.8 VDD | _ | _ | V | $2.0V \le VDD \le 5.5V$ | | | | | | | | with I <sup>2</sup> C Levels | 0.7 VDD | _ | _ | V | | | | | | | | | with SMbus Levels | 2.1 | _ | _ | V | $2.7V \le VDD \le 5.5V$ | | | | | | D042 | | MCLR | 0.8 VDD | _ | _ | V | | | | | | | | lıL | Input Leakage Current <sup>(1)</sup> | | | | | | | | | | | D060 | | I/O Ports | _ | ± 5 | ± 125 | nA | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance, +85°C | | | | | | | | | _ | ± 5 | ± 1000 | nA | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance, +125°C | | | | | | D061 | | MCLR <sup>(2)</sup> | _ | ± 50 | ± 200 | nA | Vss ≤ VPIN ≤ VDD,<br>Pin at high-impedance, +85°C | | | | | | | IPUR | Weak Pull-up Current | | | | | | | | | | | D070* | | | 25 | 100 | 200 | μА | VDD = 3.3V, VPIN = VSS | | | | | | | | | 25 | 140 | 300 | μА | VDD = 5.0V, VPIN = VSS | | | | | | | Vol | Output Low Voltage | | | | | | | | | | | D080 | | I/O Ports | _ | _ | 0.6 | ٧ | IOL = 8 mA, VDD = 5V<br>IOL = 6 mA, VDD = 3.3V<br>IOL = 1.8 mA, VDD = 1.8V | | | | | | | Vон | Output High Voltage | - | | • | | | | | | | | D090 | | I/O Ports | VDD - 0.7 | _ | _ | V | IOH = 3.5 mA, VDD = 5V<br>IOH = 3 mA, VDD = 3.3V<br>IOH = 1 mA, VDD = 1.8V | | | | | | | | Capacitive Loading Specificat | tions on Output | Pins | ı | 1 | <u>I</u> | | | | | | | ī | | | | | | | | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Negative current is defined as current sourced by the pin. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. TABLE 26-5: MEMORY PROGRAMMING SPECIFICATIONS | Standar | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | |---------------|---------------------------------------------------------|-------------------------------------------|--------|------|--------|-------|-------------------------------------------------|--|--| | Param.<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | | | | | | Program Memory Programming Specifications | | | | | | | | | D110 | VIHH | Voltage on MCLR/VPP Pin | 8.0 | _ | 9.0 | V | (Note 2) | | | | D111 | IDDP | Supply Current during Programming | _ | _ | 10 | mA | | | | | D112 | VBE | VDD for Bulk Erase | 2.7 | _ | VDDMAX | V | | | | | D113 | VPEW | VDD for Write or Row Erase | VDDMIN | _ | VDDMAX | V | | | | | D114 | IPPPGM | Current on MCLR/VPP during Erase/Write | _ | 1.0 | _ | mA | | | | | D115 | IDDPGM | Current on VDD during Erase/Write | _ | 5.0 | _ | mA | | | | | | | Program Flash Memory | | | | | | | | | D121 | EP | Cell Endurance | 10K | _ | _ | E/W | -40°C ≤ TA ≤ +85°C<br>(Note 1) | | | | D122 | VPRW | V <sub>DD</sub> for Read/Write | VDDMIN | _ | VDDMAX | V | | | | | D123 | Tıw | Self-Timed Write Cycle Time | _ | 2 | 2.5 | ms | | | | | D124 | TRETD | Characteristic Retention | _ | 40 | | Year | Provided no other specifications are violated | | | | D125 | EHEFC | High-Endurance Flash Cell | 100K | _ | _ | E/W | 0°C ≤ Ta ≤ +60°C, lower byte last 128 addresses | | | <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: Self-write and block erase. **<sup>2:</sup>** Required only if single-supply programming is disabled. ## **TABLE 26-6: THERMAL CHARACTERISTICS** **Standard Operating Conditions (unless otherwise stated)** | Param.<br>No. | Sym. | Characteristic | Тур. | Units | Conditions | |---------------|-----------|----------------------------------------|-------|-------|----------------------------------------------------------| | TH01 | θЈА | Thermal Resistance Junction to Ambient | 56.7 | °C/W | 8-pin DFN 3x3 mm package | | | | | 89.3 | °C/W | 8-pin PDIP package | | | | | 149.5 | °C/W | 8-pin SOIC package | | | | | 39.4 | °C/W | 8-pin UDFN 3x3 mm package | | TH02 | θJC | Thermal Resistance Junction to Case | 9.0 | °C/W | 8-pin DFN 3x3 mm package | | | | | 43.1 | °C/W | 8-pin PDIP package | | | | | 39.9 | °C/W | 8-pin SOIC package | | | | | 40.3 | °C/W | 8-pin UDFN 3x3 mm package | | TH03 | ТЈМАХ | Maximum Junction Temperature | 150 | °C | | | TH04 | PD | Power Dissipation | _ | W | PD = PINTERNAL + PI/O | | TH05 | PINTERNAL | Internal Power Dissipation | _ | W | PINTERNAL = IDD x VDD <sup>(1)</sup> | | TH06 | Pı/o | I/O Power Dissipation | _ | W | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ | | TH07 | PDER | Derated Power | _ | W | PDER = PDMAX (TJ – TA)/θJA <sup>(2)</sup> | Note 1: IDD is current to run the chip alone without driving any load on the output pins. <sup>2:</sup> TA = Ambient Temperature; TJ = Junction Temperature. ## 26.4 AC Characteristics Timing Parameter Symbology has been created with one of the following formats: - 1. TppS2ppS - 2. TppS | F Frequency | T Time | | | | | |--------------------------------------------|--------|--|--|--|--| | Lowercase letters (pp) and their meanings: | | | | | | | pp CCP4 | CLIVIN | | | | | | pp | | | | |----|---------------|-----|----------| | CC | CCP1 | osc | CLKIN | | ck | CLKOUT | rd | RD | | cs | <del>CS</del> | rw | RD or WR | | di | SDIx | sc | SCKx | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O PORT | t1 | T1CKI | | mc | MCLR | wr | WR | Uppercase letters and their meanings: | S | | | | |---|--------------------------|---|----------------| | F | Fall | Р | Period | | Н | High | R | Rise | | 1 | Invalid (High-impedance) | V | Valid | | L | Low | Z | High-impedance | ## FIGURE 26-4: LOAD CONDITIONS #### FIGURE 26-5: CLOCK TIMING #### TABLE 26-7: CLOCK OSCILLATOR TIMING REQUIREMENTS Standard Operating Conditions (unless otherwise stated) | Param.<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | |---------------|------|-----------------------------------------|------|------|------|-------|----------------------| | OS01 | Fosc | External CLKIN Frequency <sup>(1)</sup> | DC | | 0.5 | MHz | External Clock (ECL) | | | | | DC | _ | 4 | MHz | External Clock (ECM) | | | | | DC | _ | 20 | MHz | External Clock (ECH) | | OS02 | Tosc | External CLKIN Period <sup>(1)</sup> | 50 | _ | ∞ | ns | External Clock (EC) | | OS03 | Tcy | Instruction Cycle Time <sup>(1)</sup> | 200 | Tcy | DC | ns | Tcy = 4/Fosc | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to the CLKIN pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices. **TABLE 26-8: OSCILLATOR PARAMETERS** | Standar | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | | | |---------------|---------------------------------------------------------|-------------------------------------------------------|--------------------|------|------|------|-------|-----------------------------------|--|--|--| | Param.<br>No. | Sym. | Characteristic | Freq.<br>Tolerance | Min. | Тур† | Max. | Units | Conditions | | | | | OS08 | HFosc | Internal Calibrated HFINTOSC Frequency <sup>(1)</sup> | ±2% | | 16.0 | _ | MHz | VDD = 3.0V, TA = 25°C<br>(Note 2) | | | | | OS09 | LFosc | Internal LFINTOSC Frequency | _ | | 31 | _ | kHz | | | | | | OS10* | TWARM | HFINTOSC<br>Wake up from Sleep Start-up Time | _ | _ | 5 | 15 | μS | | | | | | | | LFINTOSC<br>Wake up from Sleep Start-up Time | _ | _ | 0.5 | _ | ms | | | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: To ensure these oscillator frequency tolerances, VDD and VSs must be capacitively decoupled as close to the device as possible. $0.1~\mu F$ and $0.01~\mu F$ values in parallel are recommended. - 2: See Figure 26-6: "HFINTOSC Frequency Accuracy Over Device VDD and Temperature. FIGURE 26-6: HFINTOSC FREQUENCY ACCURACY OVER DEVICE VDD AND TEMPERATURE TABLE 26-9: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.7V TO 5.5V) | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | |--------------|--------------|-------------------------------|--------|------|--------|-------|------------| | F10 | Fosc | Oscillator Frequency Range | 4 | | 8 | MHz | | | F11 | Fsys | On-Chip VCO System Frequency | 16 | _ | 32 | MHz | | | F12 | TRC | PLL Start-up Time (Lock Time) | _ | _ | 2 | ms | | | F13* | $\Delta$ CLK | CLKOUT Stability (Jitter) | -0.25% | _ | +0.25% | % | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 26-7: CLKOUT AND I/O TIMING **TABLE 26-10: CLKOUT AND I/O TIMING PARAMETERS** | Standard | d Operating | Conditions (unless otherwise stated) | | | | | | |---------------|-------------|------------------------------------------------------------|---------------|----------|----------|-------|--------------------------------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | | OS11 | TosH2ckL | Fosc↑ to CLKOUT↓ <sup>(1)</sup> | _ | _ | 70 | ns | $3.3 \text{V} \leq \text{VDD} \leq 5.0 \text{V}$ | | OS12 | TosH2ckH | Fosc↑ to CLKOUT↑ <sup>(1)</sup> | _ | _ | 72 | ns | $3.3V \leq V_{DD} \leq 5.0V$ | | OS13 | TckL2ioV | CLKOUT↓ to Port Out Valid <sup>(1)</sup> | _ | _ | 20 | ns | | | OS14 | TioV2ckH | Port Input Valid Before CLKOUT <sup>(1)</sup> | Tosc + 200 ns | _ | _ | ns | | | OS15 | TosH2ioV | Fosc↑ (Q1 cycle) to Port Out Valid | _ | 50 | 70* | ns | $3.3V \leq V_{DD} \leq 5.0V$ | | OS16 | TosH2iol | Fosc↑ (Q2 cycle) to Port Input Invalid (I/O in setup time) | 50 | _ | _ | ns | $3.3 \text{V} \leq \text{VDD} \leq 5.0 \text{V}$ | | OS17 | TioV2osH | Port Input Valid to Fosc↑ (Q2 cycle) (I/O in setup time) | 20 | _ | _ | ns | | | OS18* | TioR | Port Output Rise Time | | 40<br>15 | 72<br>32 | ns | VDD = 1.8V,<br>3.3V ≤ VDD ≤ 5.0V | | OS19* | TioF | Port Output Fall Time | | 28<br>15 | 55<br>30 | ns | $V_{DD} = 1.8V,$<br>$3.3V \le V_{DD} \le 5.0V$ | | OS20* | Tinp | INT Pin Input High or Low Time | 25 | _ | _ | ns | | | OS21* | Tioc | Interrupt-On-Change New Input Level Time | 25 | _ | | ns | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: Measurements are taken in EXTRC mode where CLKOUT output is 4 x Tosc. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. FIGURE 26-8: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING TABLE 26-11: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER AND BROWN-OUT RESET PARAMETERS | Standa | rd Operat | ing Conditions (unless otherwise st | ated) | | | | | |---------------|-----------|----------------------------------------------------------|----------------------|----------------------|----------------------|-------------|-----------------------------------------------------------------| | Param.<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | | 30 | ТмсL | MCLR Pulse Width (low) | 2 | _ | _ | μS | | | 31 | TWDTLP | Low-Power Watchdog Timer<br>Time-out Period | 10 | 16 | 27 | ms | VDD = 3.3V-5V,<br>1:512 prescaler used | | 32 | Tost | Oscillator Start-up Timer Period <sup>(1)</sup> | _ | 1024 | _ | Tosc | | | 33* | TPWRT | Power-up Timer Period | 40 | 65 | 140 | ms | PWRTE = 0 | | 34* | Tioz | I/O High-Impedance from MCLR Low or Watchdog Timer Reset | _ | _ | 2.0 | μS | | | 35 | VBOR | Brown-out Reset Voltage <sup>(2)</sup> | 2.55<br>2.35<br>1.80 | 2.70<br>2.45<br>1.90 | 2.85<br>2.58<br>2.05 | V<br>V<br>V | BORV = 0<br>BORV = 1 (PIC12F1571/2)<br>BORV = 1 (PIC12LF1571/2) | | 36* | VHYST | Brown-out Reset Hysteresis | 0 | 25 | 60 | mV | $-40$ °C $\leq$ TA $\leq$ +85°C | | 37* | TBORDC | Brown-out Reset DC Response Time | 1 | 16 | 35 | μS | VDD ≤ VBOR | | 38 | VLPBOR | Low-Power Brown-out Reset Voltage | 1.8 | 2.1 | 2.5 | V | LPBOR = 1 | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: By design, the Oscillator Start-up Timer (OST) counts the first 1024 cycles, independent of frequency. - 2: To ensure these voltage tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1 $\mu$ F and 0.01 $\mu$ F values in parallel are recommended. FIGURE 26-9: BROWN-OUT RESET TIMING AND CHARACTERISTICS <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 26-10: **TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS** TABLE 26-12: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS | Standa | rd Operating | Conditions (เ | ınless otherwis | se stated) | | | | | | |---------------|--------------|---------------------------|-----------------------------|---------------------------|--------------|------|--------|-------|---------------------| | Param.<br>No. | Sym. | | Characteristi | Characteristic | | Тур† | Max. | Units | Conditions | | 40* | Тт0Н | T0CKI High I | Pulse Width | No Prescaler | 0.5 Tcy + 20 | _ | _ | ns | | | | | | | With Prescaler | 10 | _ | _ | ns | | | 41* | TT0L | T0CKI Low F | Pulse Width | No Prescaler | 0.5 Tcy + 20 | _ | _ | ns | | | | | | | With Prescaler | 10 | _ | _ | ns | | | 42* | Тт0Р | T0CKI Period | i | 2 | | _ | _ | ns | N = Prescale value | | 45* | Тт1Н | T1CKI High<br>Time | Synchronous, I | Synchronous, No Prescaler | | _ | _ | ns | | | | | | Synchronous, with Prescaler | | 15 | _ | _ | ns | | | | | | Asynchronous | | 30 | _ | _ | ns | | | 46* | TT1L | T1CKI Low | Synchronous, I | No Prescaler | 0.5 Tcy + 20 | _ | _ | ns | | | | | Time | Synchronous, v | with Prescaler | 15 | _ | _ | ns | | | | | | Asynchronous | | 30 | _ | _ | ns | | | 47* | Тт1Р | T1CKI Input<br>Period | Synchronous | Synchronous | | _ | _ | ns | N = Prescale value | | | | | Asynchronous | Asynchronous | | _ | _ | ns | | | 49* | TCKEZTMR1 | Delay from E<br>Increment | xternal Clock E | dge to Timer | 2 Tosc | _ | 7 Tosc | — | Timers in Sync mode | These parameters are characterized but not tested. Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ### TABLE 26-13: ANALOG-TO-DIGITAL CONVERTER (ADC) CHARACTERISTICS<sup>(1,2,3)</sup> Operating Conditions (unless otherwise stated) $VDD = 3.0V, TA = +25^{\circ}C$ | Param.<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | |---------------|------|---------------------------------------------------|------|------|------|-------|---------------------------------------------------------------------------| | AD01 | NR | Resolution | _ | _ | 10 | bit | | | AD02 | EIL | Integral Error | _ | ±1 | ±1.7 | LSb | VREF = 3.0V | | AD03 | Edl | Differential Error | _ | ±1 | ±1 | LSb | No missing codes, VREF = 3.0V | | AD04 | Eoff | Offset Error | _ | ±1 | ±2.5 | LSb | VREF = 3.0V | | AD05 | Egn | Gain Error | _ | ±1 | ±2.0 | LSb | VREF = 3.0V | | AD06 | VREF | Reference Voltage | 1.8 | _ | Vdd | V | VREF = (VRPOS - VRNEG) (Note 4) | | AD07 | Vain | Full-Scale Range | Vss | _ | VREF | V | | | AD08 | ZAIN | Recommended Impedance of<br>Analog Voltage Source | _ | _ | 10 | kΩ | Can go higher if external 0.01 $\mu F$ capacitor is present on input pin. | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: Total absolute error includes integral, differential, offset and gain errors. - 2: The ADC conversion result never decreases with an increase in the input voltage and has no missing codes. - 3: See Section 27.0 "DC and AC Characteristics Graphs and Charts" for operating characterization. - 4: ADC VREF is selected by the ADPREF<0> bit. #### FIGURE 26-12: ADC CONVERSION TIMING (ADC CLOCK FROM FRC) Note 1: If the ADC clock source is selected as FRC, a time of TcY is added before the ADC clock starts; this allows the SLEEP instruction to be executed. #### **TABLE 26-14: ADC CONVERSION REQUIREMENTS** | Standar | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | | | | |---------------|---------------------------------------------------------|-----------------------------------------------------------------|------|------------------------------|------|-------|-----------------------------------------------|--|--|--|--|--| | Param.<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | | | | | | | AD130* | TAD | ADC Clock Period (TADC) | 1.0 | _ | 6.0 | μS | Fosc-based | | | | | | | | | ADC Internal FRC Oscillator Period (TFRC) | 1.0 | 2.0 | 6.0 | μS | ADCS<2:0> = $\times 11$ (ADC FRC mode) | | | | | | | AD131 | TCNV | Conversion Time (not including Acquisition Time) <sup>(1)</sup> | _ | 11 | _ | TAD | Set GO/DONE bit to conversion complete | | | | | | | AD132* | TACQ | Acquisition Time | _ | 5.0 | _ | μS | | | | | | | | AD133* | THCD | Holding Capacitor Disconnect Time | _ | 1/2 TAD<br>1/2 TAD +<br>1TCY | _ | | Fosc-based,<br>ADCS<2:0> = x11 (ADC FRC mode) | | | | | | <sup>\*</sup> These parameters are characterized but not tested. Note 1: The ADRES register may be read on the following TcY cycle. <sup>†</sup> Data in "Typ" column is at 3.0V, +25°C unless otherwise stated. These parameters are for design guidance only and are not tested. #### TABLE 26-15: COMPARATOR SPECIFICATIONS<sup>(1)</sup> #### **Operating Conditions (unless otherwise stated)** $VDD = 3.0V, TA = +25^{\circ}C$ | Param.<br>No. | Sym. | Characteristics | Min. | Тур. | Max. | Units | Comments | |---------------|----------------------|-------------------------------------------|------|------|------|-------|---------------------------| | CM01 | VIOFF | Input Offset Voltage | _ | ±7.5 | ±60 | mV | CxSP = 1,<br>Vicm = VDD/2 | | CM02 | VICM | Input Common-Mode Voltage | 0 | _ | Vdd | V | | | CM03 | CMRR | Common-Mode Rejection Ration | _ | 50 | _ | dB | | | CM04A | TRESP <sup>(2)</sup> | Response Time Rising Edge | _ | 400 | 800 | ns | CxSP = 1 | | CM04B | | Response Time Falling Edge | _ | 200 | 400 | ns | CxSP = 1 | | CM04C | | Response Time Rising Edge | _ | 1200 | _ | ns | CxSP = 0 | | CM04D | | Response Time Falling Edge | _ | 550 | _ | ns | CxSP = 0 | | CM05* | Тмс2о∨ | Comparator Mode Change to<br>Output Valid | _ | _ | 10 | μS | | | CM06 | CHYSTER | Comparator Hysteresis | | 25 | | mV | CxHYS = 1,<br>CxSP = 1 | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: See Section 27.0 "DC and AC Characteristics Graphs and Charts" for operating characterization. - **2:** Response time measured with one comparator input at VDD/2, while the other input transitions from Vss to VDD. #### TABLE 26-16: DIGITAL-TO-ANALOG CONVERTER (DAC) SPECIFICATIONS<sup>(1)</sup> | <b>Operating Conditions (unless otherwise stated</b> | ) | |------------------------------------------------------|---| | $VDD = 3.0V TA = +25^{\circ}C$ | | | Param.<br>No. | Sym. | Characteristics | Min. | Тур. | Max. | Units | Comments | |---------------|------|------------------------------|------|--------|-------|-------|----------| | DAC01* | CLSB | Step Size | _ | VDD/32 | _ | V | | | DAC02* | CACC | Absolute Accuracy | _ | _ | ± 1/2 | LSb | | | DAC03* | CR | Unit Resistor Value (R) | _ | 5K | _ | Ω | | | DAC04* | CsT | Settling Time <sup>(2)</sup> | _ | _ | 10 | μS | | <sup>\*</sup> These parameters are characterized but not tested. - Note 1: See Section 27.0 "DC and AC Characteristics Graphs and Charts" for operating characterization. - 2: Settling time measured while DACR<4:0> transitions from '0000' to '1111'. #### FIGURE 26-13: USART SYNCHRONOUS TRANSMISSION (HOST/CLIENT) TIMING #### TABLE 26-17: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Standard | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | | | |---------------|---------------------------------------------------------|-----------------------------------|------|------|-------|-----------------------------------|--|--|--|--|--| | Param.<br>No. | Symbol | Characteristic | Min. | Max. | Units | Conditions | | | | | | | US120 | TCKH2DTV | SYNC XMIT (Host and Client) | | 80 | ns | $3.0V \leq V_{DD} \leq 5.5V$ | | | | | | | | | Clock High to Data-Out Valid | | 100 | ns | $1.8V \leq V \text{DD} \leq 5.5V$ | | | | | | | US121 | TCKRF | Clock Out Rise Time and Fall Time | _ | 45 | ns | $3.0V \leq V_{DD} \leq 5.5V$ | | | | | | | | | (Host mode) | _ | 50 | ns | $1.8V \leq VDD \leq 5.5V$ | | | | | | | US122 | TDTRF | Data-Out Rise Time and Fall Time | | 45 | ns | $3.0V \leq V_{DD} \leq 5.5V$ | | | | | | | | | | _ | 50 | ns | $1.8V \leq VDD \leq 5.5V$ | | | | | | #### FIGURE 26-14: USART SYNCHRONOUS RECEIVE (HOST/CLIENT) TIMING #### **TABLE 26-18: USART SYNCHRONOUS RECEIVE REQUIREMENTS** | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | |---------------------------------------------------------|----------|-----------------------------------------------------------------|------|------|-------|------------|--|--| | Param.<br>No. | Symbol | Characteristic | Min. | Max. | Units | Conditions | | | | US125 | TDTV2CKL | SYNC RCV (Host and Client) Data-Hold before CK ↓ (DT hold time) | 10 | | ns | | | | | US126 | TCKL2DTL | Data-Hold after CK ↓ (DT hold time) | 15 | _ | ns | | | | #### 27.0 DC AND AC CHARACTERISTICS GRAPHS AND CHARTS The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented is **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range. Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range. <sup>&</sup>quot;Typical" represents the mean of the distribution at +25°C. "MAXIMUM", "Max.", "MINIMUM" or "Min." represents (mean + $3\sigma$ ) or (mean – $3\sigma$ ) respectively, where $\sigma$ is a standard deviation over each temperature range. FIGURE 27-5: IDD TYPICAL, EC OSCILLATOR, MEDIUM POWER MODE, PIC12LF1571/2 ONLY FIGURE 27-6: IDD MAXIMUM, EC OSCILLATOR, MEDIUM POWER MODE, PIC12LF1571/2 ONLY 4.0 VDD (V) 4.5 5.0 5.5 6.0 0 **└** 2.0 2.5 3.0 3.5 FIGURE 27-9: IDD TYPICAL, EC OSCILLATOR, HIGH POWER MODE, PIC12LF1571/2 ONLY FIGURE 27-10: IDD MAXIMUM, EC OSCILLATOR, HIGH POWER MODE, PIC12LF1571/2 ONLY FIGURE 27-12: IDD MAXIMUM, EC OSCILLATOR, HIGH POWER MODE, PIC12F1571/2 ONLY FIGURE 27-13: IDD, LFINTOSC, Fosc = 31 kHz, PIC12LF1571/2 ONLY FIGURE 27-14: IDD, LFINTOSC, Fosc = 31 kHz, PIC12F1571/2 ONLY FIGURE 27-17: IDD TYPICAL, HFINTOSC, PIC12LF1571/2 ONLY FIGURE 27-18: IDD MAXIMUM, HFINTOSC, PIC12LF1571/2 ONLY FIGURE 27-21: IPD BASE, LOW-POWER SLEEP MODE, PIC12LF1571/2 ONLY FIGURE 27-22: IPD BASE, LOW-POWER SLEEP MODE, PIC12F1571/2 ONLY FIGURE 27-24: IPD, WATCHDOG TIMER (WDT), PIC12F1571/2 ONLY FIGURE 27-25: IPD, FIXED VOLTAGE REFERENCE (FVR), PIC12LF1571/2 ONLY FIGURE 27-26: IPD, FIXED VOLTAGE REFERENCE (FVR), PIC12F1571/2 ONLY FIGURE 27-28: IPD, BROWN-OUT RESET (BOR), BORV = 1, PIC12F1571/2 ONLY FIGURE 27-29: IPD, LOW-POWER BROWN-OUT RESET (LPBOR = 0), PIC12LF1571/2 ONLY FIGURE 27-30: IPD, LOW-POWER BROWN-OUT RESET (LPBOR = 0), PIC12F1571/2 ONLY FIGURE 27-31: IPD, ADC NONCONVERTING, PIC12LF1571/2 ONLY FIGURE 27-32: IPD, ADC NONCONVERTING, PIC12F1571/2 ONLY FIGURE 27-33: IPD, COMPARATOR, LOW POWER MODE (CxSP = 0), PIC12F1571/2 ONLY FIGURE 27-34: IPD, COMPARATOR, NORMAL POWER MODE (CxSP = 1), PIC12LF1571/2 ONLY FIGURE 27-36: IPD, PWM, HFINTOSC MODE (16 MHz), PIC12LF1571/2 ONLY FIGURE 27-37: IPD, PWM, HFINTOSC MODE (16 MHz), PIC12F1571/2 ONLY #### 28.0 DEVELOPMENT SUPPORT Move a design from concept to production in record time with Microchip's award-winning development tools. Microchip tools work together to provide state of the art debugging for any project with easy-to-use Graphical User Interfaces (GUIs) in our free MPLAB<sup>®</sup> X and Atmel Studio Integrated Development Environments (IDEs), and our code generation tools. Providing the ultimate ease-of-use experience, Microchip's line of programmers, debuggers and emulators work seamlessly with our software tools. Microchip development boards help evaluate the best silicon device for an application, while our line of third party tools round out our comprehensive development tool solutions. Microchip's MPLAB X and Atmel Studio ecosystems provide a variety of embedded design tools to consider, which support multiple devices, such as $PIC^{@}$ MCUs, AVR $^{@}$ MCUs, SAM MCUs and ds $PIC^{@}$ DSCs. MPLAB X tools are compatible with Windows $^{@}$ , Linux $^{@}$ and Mac $^{@}$ operating systems while Atmel Studio tools are compatible with Windows. Go to the following website for more information and details: https://www.microchip.com/development-tools/ #### 29.0 PACKAGING INFORMATION #### 29.1 **Package Marking Information** 8-Lead PDIP (300 mil) Example 8-Lead SOIC (3.90 mm) Example Legend: XX...X Customer-specific information Υ Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) ww Week code (week of January 1 is week '01') Alphanumeric traceability code NNN Pb-free JEDEC® designator for Matte Tin (Sn) (e3) This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. #### **Package Marking Information (Continued)** 8-Lead MSOP (3x3 mm) Example 8-Lead DFN (3x3x0.9 mm) 8-Lead UDFN (3x3x0.5 mm) Example TABLE 29-1: 8-LEAD 3x3x0.9 DFN (MF) TOP MARKING | Part Number | Marking | |------------------|---------------| | PIC12F1571-E/MF | MFY0/YYWW/NNN | | PIC12F1572-E/MF | MGA0/YYWW/NNN | | PIC12F1571-I/MF | MFZ0 | | PIC12F1572-I/MF | MGB0 | | PIC12LF1571-E/MF | MGC0 | | PIC12LF1572-E/MF | MGE0 | | PIC12LF1571-I/MF | MGD0 | | PIC12LF1572-I/MF | MGF0 | TABLE 29-2: 8-LEAD 3x3x0.5 UDFN (RF) TOP MARKING | Part Number | Marking | | | | |------------------|---------------|--|--|--| | PIC12F1571-E/RF | DAB0/YYWW/NNN | | | | | PIC12F1572-E/RF | DAD0/YYWW/NNN | | | | | PIC12F1571-I/RF | DAB0 | | | | | PIC12F1572-I/RF | DAD0 | | | | | PIC12LF1571-E/RF | DAE0 | | | | | PIC12LF1572-E/RF | DAF0 | | | | | PIC12LF1571-I/RF | DAE0 | | | | | PIC12LF1572-I/RF | DAF0 | | | | ## 29.2 Package Details The following sections give the technical details of the packages. ## 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-018D Sheet 1 of 2 ## 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # ALTERNATE LEAD DESIGN (VENDOR DEPENDENT) | | INCHES | | | | |----------------------------|--------|------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | .100 BSC | | | Top to Seating Plane | Α | ı | - | .210 | | Molded Package Thickness | A2 | .115 | .130 | .195 | | Base to Seating Plane | A1 | .015 | - | - | | Shoulder to Shoulder Width | Е | .290 | .310 | .325 | | Molded Package Width | E1 | .240 | .250 | .280 | | Overall Length | D | .348 | .365 | .400 | | Tip to Seating Plane | L | .115 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .060 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eВ | - | - | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-018D Sheet 2 of 2 ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-057C Sheet 1 of 2 ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | N | <b>ILLIMETER</b> | S | | |--------------------------|-----------|------------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 1.27 BSC | | | Overall Height | Α | - | - | 1.75 | | Molded Package Thickness | A2 | 1.25 | - | = | | Standoff § | A1 | 0.10 | - | 0.25 | | Overall Width | Е | 6.00 BSC | | | | Molded Package Width | E1 | 3.90 BSC | | | | Overall Length | D | 4.90 BSC | | | | Chamfer (Optional) | h | 0.25 | - | 0.50 | | Foot Length | L | 0.40 | - | 1.27 | | Footprint | L1 | | 1.04 REF | | | Foot Angle | $\varphi$ | 0° | ı | 8° | | Lead Thickness | С | 0.17 | - | 0.25 | | Lead Width | b | 0.31 | - | 0.51 | | Mold Draft Angle Top | α | 5° | - | 15° | | Mold Draft Angle Bottom | β | 5° | - | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-057C Sheet 2 of 2 ## 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | | MILLIMETERS | | | |-------------------------|------------------|--|-------------|------|--| | Dimension | Dimension Limits | | NOM | MAX | | | Contact Pitch | Е | | 1.27 BSC | | | | Contact Pad Spacing | С | | 5.40 | | | | Contact Pad Width (X8) | X1 | | | 0.60 | | | Contact Pad Length (X8) | Y1 | | | 1.55 | | #### Notes 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2057A # 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-111C Sheet 1 of 2 ## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | N | <b>IILLIMETER</b> | S | | |--------------------------|-----------|-------------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | - | ı | 1.10 | | Molded Package Thickness | A2 | 0.75 | 0.85 | 0.95 | | Standoff | A1 | 0.00 | ı | 0.15 | | Overall Width | Е | 4.90 BSC | | | | Molded Package Width | E1 | 3.00 BSC | | | | Overall Length | D | 3.00 BSC | | | | Foot Length | L | 0.40 | 0.60 | 0.80 | | Footprint | L1 | 0.95 REF | | | | Foot Angle | $\varphi$ | 0° | ī | 8° | | Lead Thickness | С | 0.08 | ī | 0.23 | | Lead Width | b | 0.22 | - | 0.40 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side. 3. Dimensioning and tolerancing per ASME Y14.5M. - - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-111C Sheet 2 of 2 ## 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | | | S | |-------------------------|--------|------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Contact Pad Spacing | С | | 4.40 | | | Overall Width | Z | | | 5.85 | | Contact Pad Width (X8) | X1 | | | 0.45 | | Contact Pad Length (X8) | Y1 | | | 1.45 | | Distance Between Pads | G1 | 2.95 | | | | Distance Between Pads | GX | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2111A ## 8-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing No. C04-062C Sheet 1 of 2 ## 8-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | S | |------------------------|--------|----------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | Ν | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Contact Thickness | A3 | 0.20 REF | | | | Overall Length | D | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.34 | - | 1.60 | | Overall Width | Е | | 3.00 BSC | | | Exposed Pad Length | D2 | 1.60 | - | 2.40 | | Contact Width | b | 0.25 0.30 0.35 | | | | Contact Length | L | 0.20 0.30 0.55 | | | | Contact-to-Exposed Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing No. C04-062C Sheet 2 of 2 ## 8-Lead Plastic Dual Flat, No Lead Package (MF) - 3x3x0.9mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | Units | | MILLIMETERS | | | |----------------------------|----|-------------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch | Е | 0.65 BSC | | | | Optional Center Pad Width | W2 | | | 2.40 | | Optional Center Pad Length | T2 | 1.5 | | 1.55 | | Contact Pad Spacing | C1 | | 3.10 | | | Contact Pad Width (X8) | X1 | | | 0.35 | | Contact Pad Length (X8) | Y1 | | | 0.65 | | Distance Between Pads | G | 0.30 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2062B ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (RF) - 3x3x0.50 mm Body [UDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-254A Sheet 1 of 2 Note: ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (RF) - 3x3x0.50 mm Body [UDFN] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | Units | | N | IILLIMETER: | S | |-------------------------|--------|-----------|-------------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Terminals | N | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | 0.45 | 0.50 | 0.55 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Terminal Thickness | A3 | 0.065 REF | | | | Overall Width | Е | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.40 | 1.50 | 1.60 | | Overall Length | D | 3.00 BSC | | | | Exposed Pad Length | D2 | 2.20 | 2.30 | 2.40 | | Terminal Width | b | 0.25 | 0.30 | 0.35 | | Terminal Length | L | 0.35 | 0.45 | 0.55 | | Terminal-to-Exposed-Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-254A Sheet 2 of 2 ## 8-Lead Ultra Thin Plastic Dual Flat, No Lead Package (RF) - 3x3x0.50 mm Body [UDFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ## **RECOMMENDED LAND PATTERN** | Units | | N | IILLIMETER: | S | |---------------------------------|--------|------|-------------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | Е | | 0.65 BSC | | | Optional Center Pad Width | X2 | | | 1.60 | | Optional Center Pad Length | Y2 | | | 2.40 | | Contact Pad Spacing | С | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.35 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Contact Pad (X6) | G1 | 0.20 | | | | Contact Pad to Center Pad (X8) | G2 | 0.30 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-2254A # APPENDIX A: DATA SHEET REVISION HISTORY ### **Revision E (05/2021)** Updated Table 29-2. Various grammatical and style corrections. ## Revision D (08/2015) Updated Clocking Structure, Memory, Low-Power Features, Family Types table and Pin Diagram Table on cover pages. Added Sections 3.2: High-Endurance Flash and 5.4: Clock Switching Before Sleep. Added Table 29-2 and 8-pin UDFN packaging. Updated Examples 3-2 and 15-1. Updated Figures 8-1, 21-1, 22-8 through 22-13 and 23-1. Updated Registers 7-5, 8-1, 22-6 and 23-3. Updated Sections 8.2.2, 15.2.6, 16.0, 21.0, 21.4.2, 22.3.3, 23.9.1.2, 23.11.1, 26.1 and 29.1. Updated Tables 1, 3-3, 3-4, 3-10, 5-1, 16-1, 17-3, 22-2, 23-2, 26-6, 26-8 and 29-1. ## Revision C (08/2014) Updated PWM section. Changed to Final data sheet. Updated IDD and IPD parameters in the Electrical Specification section. Added Characterization Graphs. Added Section 1.1: Register and Bit Naming Conventions. Updated Figures 5-3 and 15-5. Updated Tables 3-1, 3-7, and 3-10. Updated Section 15.2.5. Updated Equation 15-1. ### **Revision B (02/2014)** Updated PIC12(L)F1571/2 Family Types table Program Memory Flash heading (*words* to *K words*). ### Revision A (10/2013) Original release of this document. #### THE MICROCHIP WEBSITE Microchip provides online support via our WWW site at www.microchip.com. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip website at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the website at: http://microchip.com/support ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | [ <u>X</u> ] <sup>(1)</sup> | | - <u>X</u> | /XX | xxx | |--------------------------|-----------------------------|-----------------|----------------------------------------------|-----------------------------------|---------| | Device | Tape and<br>Option | Reel | Temperatur<br>Range | re Package | Pattern | | Device: | | | I, PIC12F1571<br>2, PIC12F1572 | | | | Tape and Reel<br>Option: | Blank<br>T | = Sta<br>= Tap | ndard packaginç<br>e and Reel <sup>(1)</sup> | g (tube or tray) | | | Temperature<br>Range: | I<br>E | | 0°C to +85°C<br>0°C to +125°C | ' | | | Package: <sup>(2)</sup> | P = SN = | MS<br>Pla<br>SC | SOP<br>astic DIP<br>DIC | (DFN) 3x3x0.9 m<br>(UDFN) 3x3x0.5 | | | Pattern: | QTP, S0<br>(blank o | | Code or Special<br>ise) | Requirements | | #### Examples: - a) PIC12LF1571T I/SO Tape and Reel, Industrial temperature, SOIC package b) PIC12F1572 I/P - b) PIC12F1572 I/P Industrial temperature, PDIP package - c) PIC12F1571-E/MF Extended Temperature, DFN package - Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. - 2: For other small form-factor package availability and marking information, please visit www.microchip.com/packaging or contact your local sales office. #### Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products. This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality. #### **Trademarks** The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2013-2021, Microchip Technology Incorporated and its subsidiaries. All Rights Reserved. ISBN: 978-1-5224-8237-6 # Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 China - Beijing Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 **China - Guangzhou** Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 **China - Nanjing** Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 **China - Shanghai** Tel: 86-21-3326-8000 China - Shenyang Tel: 86-24-2334-2829 **China - Shenzhen** Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4485-5910 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 **Germany - Heilbronn** Tel: 49-7131-72400 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7288-4388 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820