

Sample &

Buy



#### **TPD2E009**

Reference

Design

SLVS953B - JUNE 2009 - REVISED AUGUST 2015

# TPD2E009 2-Channel ESD Solution for High-Speed (6-Gbps) Differential Interface

Technical

Documents

#### 1 Features

- Supports Data Rates up to 6 Gbps
- IEC 61000-4-2 ESD Protection
  - ±8-kV Contact Discharge
  - ±8-kV Air-Gap Discharge
- IEC 61000-4-5 Surge Protection
  - 5 A (8/20 µs)
- Low Capacitance
  - DRT: 0.7-pF (Typ)
  - DBZ: 0.9-pF (Typ)
- 0.05-pF Matching Capacitance Between the **Differential Signal Pair**
- Dual-Matching TVS Diodes to Protect the Differential Data and Clock Lines of HDMI, LVDS, SATA, Ethernet, or USB Interfaces
- Space-Saving DRT and DBZ Package Options •
- Flow-Through Pin Mapping for the High-Speed • Lines Ensures Zero Additional Skew Due to Board Layout While Placing the ESD-Protection Chip Near the Connector

#### Applications 2

- End Equipment:
  - Notebooks
  - Set-Top Boxes
  - **Portable Computers**
  - DVD Players
  - \_ Media Players
- Interfaces:
  - HDMI 2.0
  - **USB 3.0**
  - eSATA
  - Ethernet

#### **TPD2E009 Circuit**



### 3 Description

Tools &

Software

The TPD2E009 device provides two ESD protection diodes with flow-through pin mapping for ease of board layout. This device has been designed to protect sensitive components which are connected to ultra high-speed data and transmission lines. The TPD2E009 offers transient voltage suppression for Level 4 of IEC 61000-4-2 Contact ESD protection. TVS protection up to a 5-A (8/20 µs) peak pulsecurrent rating per the IEC 61000-4-5 (lightning) specification is also provided.

Support &

Community

2.2

The monolithic silicon technology allows matching between the differential signal pairs. The less than 0.05-pF differential capacitance ensures that the differential signal distortion due to added ESD circuit protection remains minimal. The low capacitance (0.7-pF) is suitable for high-speed data rates up to 6 Gbps.

The TPD2E009 TVS diode is offered in a DRT  $(1 \text{ mm} \times 0.8 \text{ mm})$  package for space-saving portable applications. The industry standard DBZ (2.92 mm × 1.3 mm) package offers additional flexibility in the board layout for the system designer.

Typical applications for the TPD2E009 line of ESD protection products are: HDMI, USB, eSATA, and ethernet interfaces in notebooks, DVD and media players, set-top boxes, and portable computers.

Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TPD2E009    | SOT (2) | 2.92 mm × 1.30 mm |
|             | SOT (3) | 1.00 mm × 0.80 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **TPD2E009** Application Curve



TEXAS INSTRUMENTS

www.ti.com

Page

# **Table of Contents**

| 1 | Feat | tures 1                          |
|---|------|----------------------------------|
| 2 | Арр  | lications1                       |
| 3 | Des  | cription 1                       |
| 4 | Rev  | ision History 2                  |
| 5 | Pin  | Configuration and Functions 3    |
| 6 | Spe  | cifications                      |
|   | 6.1  | Absolute Maximum Ratings 3       |
|   | 6.2  | ESD Ratings 3                    |
|   | 6.3  | Recommended Operating Conditions |
|   | 6.4  | Thermal Information 4            |
|   | 6.5  | Electrical Characteristics 4     |
|   | 6.6  | Typical Characteristics 5        |
| 7 | Deta | ailed Description 6              |
|   | 7.1  | Overview                         |
|   | 7.2  | Functional Block Diagram 6       |
|   |      |                                  |

|    | 7.3  | Feature Description               | 6  |
|----|------|-----------------------------------|----|
|    | 7.4  | Device Functional Modes           | 6  |
| 8  | Арр  | lication and Implementation       | 7  |
|    | 8.1  |                                   |    |
|    | 8.2  | Typical Application               | 7  |
| 9  | Pow  | er Supply Recommendations         | 9  |
| 10 | Lay  | out                               | 9  |
|    | 10.1 | Layout Guidelines                 | 9  |
|    | 10.2 | Layout Examples                   | 9  |
| 11 | Dev  | ice and Documentation Support     | 11 |
|    | 11.1 | Community Resources               | 11 |
|    | 11.2 | Trademarks                        | 11 |
|    | 11.3 | Electrostatic Discharge Caution   | 11 |
|    | 11.4 | Glossary                          | 11 |
| 12 |      | hanical, Packaging, and Orderable |    |
|    |      | rmation                           | 11 |
|    |      |                                   |    |

## **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision A (June 2009) to Revision B



### 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN     |     | ТҮРЕ     | DESCRIPTION                                                                              |
|---------|-----|----------|------------------------------------------------------------------------------------------|
| NAME    | NO. | TIFE     | DESCRIPTION                                                                              |
| D+      | 1   |          | Link around ESD clamp provides ESD protection to the high around differential data lines |
| D- 2 ES |     | ESD port | High-speed ESD clamp provides ESD protection to the high-speed differential data lines   |
| GND     | 3   | GND      | Ground                                                                                   |

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                             |             | MIN | MAX | UNIT |
|---------------------------------------------|-------------|-----|-----|------|
| Operating temperature                       |             | -40 | 85  | °C   |
| I/O voltage tolerance                       |             | 0   | 6   | V    |
| Peak pulse current ( $t_p = 8/20 \ \mu s$ ) | D+, D– pins |     | 5   | А    |
| Peak pulse power ( $t_p = 8/20 \ \mu s$ )   |             |     | 45  | W    |
| Storage temperature, T <sub>stg</sub>       |             | -65 | 125 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |               |                                                       |                           | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------|---------------------------|-------|------|
|                    |               | Human body model (HBM), per ANSI/ESDA/JEDEC JS-00     | ±15000                    |       |      |
|                    | Electrostatic | Charged-device model (CDM), per JEDEC specification J | ESD22-C101 <sup>(2)</sup> | ±1000 | V    |
| V <sub>(ESD)</sub> | discharge     | IEC 61000-4-2 contact discharge                       | D+, D– pins               | ±8000 | v    |
|                    |               | IEC 61000-4-2 air-gap discharge                       | D+, D– pins               | ±8000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                 |                                    | MIN | NOM MAX | UNIT |
|---------------------------------|------------------------------------|-----|---------|------|
| Operating free-air temperature, | , T <sub>A</sub>                   | -40 | 85      | °C   |
| Operating voltage               | Pin 1 or 2 to 3 or Pin 3 to 1 or 2 | 0   | 5.5     | V    |

#### **TPD2E009**

SLVS953B-JUNE 2009-REVISED AUGUST 2015



www.ti.com

#### 6.4 Thermal Information

|                       |                                              | TPD       | TPD2E009  |      |  |  |
|-----------------------|----------------------------------------------|-----------|-----------|------|--|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBZ (SOT) | DRT (SOT) | UNIT |  |  |
|                       |                                              | 3 PINS    | 3 PINS    |      |  |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 461.8     | 610       | °C/W |  |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 216.2     | 288       | °C/W |  |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 195.6     | 118.4     | °C/W |  |  |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 70.1      | 20.2      | °C/W |  |  |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 193.7     | 116.4     | °C/W |  |  |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                    |                                      | TEST CO                                           | NDITIONS                                     | MIN | TYP  | MAX  | UNIT |
|------------------------------|--------------------------------------|---------------------------------------------------|----------------------------------------------|-----|------|------|------|
| V <sub>RWM</sub>             | Reverse stand-off voltage            | D+, D– pins to ground                             |                                              |     |      | 5.5  | V    |
| V <sub>CLAMP</sub>           | Clamp voltage                        | D+, D– pins to ground,                            | $I_{IO} = 1 A$                               |     |      | 8    | V    |
| I <sub>IO</sub>              | Current from I/O port to supply pins | $V_{IO} = 2.5 V$                                  |                                              |     | 0.01 | 0.1  | μA   |
| V <sub>D</sub>               |                                      | D+, D– pins,<br>lower clamp diode,                | $V_{IO} = 2.5 \text{ V}, I_D = 8 \text{ mA}$ | 0.6 | 0.8  | 0.95 |      |
|                              | Diode forward voltage                | D+, D– pins,<br>upper clamp diode,<br>DRY package | $V_{CC} = 0 V, I_D = -8 mA$                  | 0.6 | 0.8  | 0.95 | V    |
| R <sub>DYN</sub>             | Dynamic resistance                   | D+, D– pins,                                      | I = 1 A                                      |     | 1    |      | Ω    |
| C <sub>IO</sub> I/O capacita |                                      | D+, D– pins, DBZ<br>Package                       | V <sub>IO</sub> = 2.5 V, <i>f</i> = 10 MHz   |     | 0.9  |      | pF   |
|                              | I/O capacitance                      | D+, D– pins, DRT<br>Package                       | V <sub>IO</sub> = 2.5 V, <i>f</i> = 10 MHz   |     | 0.7  |      | pF   |
| $V_{BR}$                     | Break-down voltage                   | I <sub>IO</sub> = 1 mA                            |                                              | 7   |      |      | V    |



#### 6.6 Typical Characteristics



TPD2E009 SLVS953B – JUNE 2009 – REVISED AUGUST 2015



www.ti.com

#### 7 Detailed Description

#### 7.1 Overview

TPD2E009 is a two-channel ESD TVS that provides ±8-kV IEC 61000-4-2 contact and air-gap ESD protection. The 0.7-pF unidirectional diode architecture is suitable for signals that range from 0 V to 5.5 V and can support data rates up to 6 Gbps. The industry-standard packages are convenient for placement in applications with limited space.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

TPD2E009 is a unidirectional TVS offering IEC 61000-4-2 Level 4 Contact ESD protection. This device protects circuits from ESD strikes up to  $\pm$ 8-kV contact and  $\pm$ 8-kV air-gap. The device can also handle up to 5-A surge current (IEC 61000-4-5 8/20 µs). The low capacitance of 0.7 pF supports a data rate up to 6 Gbps. TPD2E009 has a small dynamic resistance of 1  $\Omega$ , which makes the clamping voltage low when the device is actively protecting other circuits. For example, the clamping voltage is only 8 V when the device is taking a 1-A transient current. Low leakage allows the diode to conserve power when working below the V<sub>RWM</sub>.

#### 7.4 Device Functional Modes

The TPD2E009 device is a passive clamp that has low leakage during normal operation when the voltage between an I/O pin and GND is below  $V_{RWM}$ . The device activates when the voltage is between an I/O pin and GND goes above  $V_{BR}$ . During ESD events, transient voltages as high as ±8 kV can be clamped between the protected line and ground. When the voltages on the protected lines fall below the trigger voltage, the device reverts back to the low-leakage passive state.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPD2E009 device is a diode-array type TVS typically used to provide a path to ground for dissipating ESD events on high-speed signal lines between a human-interface connector and a system. As the current from ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low  $R_{DYN}$  of the triggered TVS holds this voltage,  $V_{CLAMP}$ , to a tolerable level to the protected IC.

#### 8.2 Typical Application

The TPD2E009 device is typically used to protect a single high-speed differential pair. Multiple TPD2E009 devices can be used to provide protection for connectors with multiple differential data lanes. This example is applicable to many interface types including:

- HDMI
- USB
- eSATA
- ethernet interfaces



Figure 7. TPD2E009 in a High-Speed Interface

#### 8.2.1 Design Requirements

For this design example, TPD2E009 is used to protect any differential data pair meeting the design requirements shown in the following table.

| DESIGN PARAMETER                  | VALUE        |
|-----------------------------------|--------------|
| Maximum signal range on D+ and D- | 0 V to 5.5 V |
| Maximum Operating Frequency       | 3 GHz        |

#### 8.2.2 Detailed Design Procedure

To begin the design process, some parameters must be decided upon; the designer must know the following:

- The signal voltage range on the protected lines
- The maximum operating frequency

TPD2E009 SLVS953B – JUNE 2009 – REVISED AUGUST 2015



www.ti.com

#### 8.2.3 Application Curves





#### 9 Power Supply Recommendations

The TPD2E009 device is a passive ESD-protection device, and therefore, does not require a power supply. Care must be taken to avoid violating the maximum-voltage specification to ensure that the device functions properly. The D+ and D– lines share a TVS diode that can tolerate up to 5.5 V.

## 10 Layout

#### 10.1 Layout Guidelines

Layout considerations such as package selection, trace routing, and so forth, must be accounted for while designing the ESD clamp circuit for a high-speed interface. Difficult routing can lead the designer to use vias or stubs in the board traces, which creates significant disruption in the line impedance in the high-speed signal path. Poor package choice can force the designer to route differential traces with unequal lengths and add the skew in the signals. TI recommends coupling the differential traces closely to reduce the EMI interference.

The TPD2E009 can provide system-level ESD protection to the high-speed differential ports (up to 6-Gbps data rate). The flow-through package offers flexibility for board routing with traces up to 15 mils (0.38 mm) wide. Figure 14 and Figure 15 show the board layout scheme for the D+ and D– lines of a single differential pair, which allows the differential signal pairs to couple together right after they touch the ESD ports (pin 1 and pin 2) of the TPD2E009.

#### **10.2 Layout Examples**



Figure 14. TPD2E009DRTR at eSATA Connector Interface



## Layout Examples (continued)



Figure 15. TPD2E009DBZR at eSATA Connector Interface



## **11** Device and Documentation Support

#### **11.1 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



4-May-2017

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|----------------------|--------------|-------------------------|---------|
| TPD2E009DBZR     | ACTIVE        | SOT-23       | DBZ                | 3    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | (NFLO ~ NFLR)           | Samples |
| TPD2E009DRTR     | ACTIVE        | SOT-9X3      | DRT                | 3    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM   | -40 to 85    | 4T                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**ROHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

4-May-2017

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPD2E009DBZR                | SOT-23          | DBZ                | 3 | 3000 | 180.0                    | 8.4                      | 3.15       | 2.77       | 1.22       | 4.0        | 8.0       | Q3               |
| TPD2E009DRTR                | SOT-9X3         | DRT                | 3 | 3000 | 180.0                    | 8.4                      | 1.16       | 1.16       | 0.63       | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

4-May-2017



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD2E009DBZR | SOT-23       | DBZ             | 3    | 3000 | 202.0       | 201.0      | 28.0        |
| TPD2E009DRTR | SOT-9X3      | DRT             | 3    | 3000 | 202.0       | 201.0      | 85.0        |

DRT (R-PDSO-N3)

# PLASTIC SMALL OUTLINE



Α. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash, interlead flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not exceed 0,10 per end or side.
- D. JEDEC package registration is pending.



# LAND PATTERN

DRT (S-PDSO-N3)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,1016 mm (4 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.



# DBZ 3

# **GENERIC PACKAGE VIEW**

# SOT-23 - 1.12 mm max height SMALL OUTLINE TRANSISTOR



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



4203227/C

# **DBZ0003A**



# **PACKAGE OUTLINE**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
This drawing is subject to change without notice.
Reference JEDEC registration TO-236, except minimum foot length.



# **DBZ0003A**

# **EXAMPLE BOARD LAYOUT**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

4. Publication IPC-7351 may have alternate designs.5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBZ0003A

# **EXAMPLE STENCIL DESIGN**

# SOT-23 - 1.12 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated