

### PCI Dual UART with Printer Port

#### **Features**

- 3.3V or 5V Operation
- Low Power
- PCI compatible dual UART
  - 16-Byte Transmit & Receive FIFOs
  - Programmable Baud Rate Generators
  - Modem Control Signals
  - o 5, 6, 7, & 8-bit Characters
  - Even, Odd, No Parity, or Force Parity
  - o Status report capability
  - o Compatible with 16C550
  - Supports serial data rate up to 115
     Kbps
- Multi-mode compatible Parallel Port
  - o SPP, PS/2, EPP, & ECP Modes
  - o Fast data rates up to 1.5 MByte/S
  - o 16-Byte FIFO
- Re-map function for legacy ports
- Programmable mode selection through EEPROM
- 128-pin "Lead Free" QFP package

#### **Applications**

- Printer server
- Portable backup units
- Printer interface
- Embedded applications
- High speed modems
- Monitoring equipment
- Add-on I/O cards
- Serial networking

#### **Application Notes**

- AN-9835-2S1P-PCI5V
- AN-9835-2S1P-UPCI

#### **Evaluation Board**

MCS9835-EVB

#### **General Description**

The MCS9835 is a PCI based dual-channel high performance UART with enhanced bi-directional parallel controller. The MCS9835 offers 16-Byte transmit and receive FIFOs for each UART channel and a 16-Byte FIFO for the printer channel. The MCS9835 performs serial-to-parallel conversions on data received from a peripheral device, and parallel-to-serial conversions on data received from its CPU. In addition, MCS9835 fully supports the existing Centronics printer interface as well as PS/2, EPP, and ECP modes.

The MCS9835 is ideally suited for PC applications, such as high speed COM ports and parallel ports. The MCS9835 is available in a 128-pin QFP package. It is fabricated using an advanced submicron CMOS process to achieve low drain power and high-speed requirements.

| Ordering Information              |  |  |  |  |  |  |
|-----------------------------------|--|--|--|--|--|--|
| Commercial Grade (0 °C to +70 °C) |  |  |  |  |  |  |
| MCS9835CV 128-QFP RoHS            |  |  |  |  |  |  |

The MCS9835 can be used in both 3.3V and 5V PCI signaling environments.

The MCS9835 is a pin-compatible replacement for the previous Nm9835. The Nm9835 is no longer offered. It was only warranted for use with a 5V power supply, and was only intended to operate in 5V PCI signaling environments. The MCS9835's new RoHS "Lead Free" package and 3.3V or 5V operation make it a much more flexible device that is better suited for new designs.

PCI Dual UART with Printer Port





Page 2 Rev. 2.5



PCI Dual UART with Printer Port



### PCI Dual UART with Printer Port



#### **Pin Assignments**

| Name    | Pin     | Туре | Description                                                                                                                                                                                                                                                                     |
|---------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK     | 122     | I    | 33 MHz PCI System Clock input.                                                                                                                                                                                                                                                  |
| nRESET  | 121     | I    | PCI system Reset (active low). Resets all internal registers, sequencers, and signals to a consistent state. During reset condition, AD31-0 and nSER are tri-stated.                                                                                                            |
| AD31-29 | 126-128 | I/O  | Multiplexed PCI Address/Data bus. During the address phase, AD31-0 contain a physical address. Data is stable and valid when nIRDY and nTRDY are asserted (active).                                                                                                             |
| AD28-24 | 2-6     | I/O  | See AD31-29 description.                                                                                                                                                                                                                                                        |
| AD23-16 | 11-18   | I/O  | See AD31-29 description.                                                                                                                                                                                                                                                        |
| AD15-11 | 34-38   | I/O  | See AD31-29 description.                                                                                                                                                                                                                                                        |
| AD10-8  | 40-42   | I/O  | See AD31-29 description.                                                                                                                                                                                                                                                        |
| AD7-0   | 46-53   | I/O  | See AD31-29 description.                                                                                                                                                                                                                                                        |
| nFRAME  | 23      | ı    | nFRAME is asserted by the current Bus Master to indicate the beginning of an transfer. nFRAME remains active until the last Byte of the transfer is to be processed.                                                                                                            |
| nIRDY   | 24      | I    | Initiator Ready.  During a write, nIRDY asserted indicates that the initiator is driving valid data onto the data bus. During a read, nIRDY asserted indicates that the initiator is ready to accept data from the target device.                                               |
| nTRDY   | 25      | 0    | Target Ready (three-state). Asserted when the target is ready to complete the current data phase.                                                                                                                                                                               |
| nSTOP   | 27      | 0    | Asserted to indicate that the target wishes the initiator to stop the transaction in process on the current data phase.                                                                                                                                                         |
| nLOCK   | 28      | 1    | Indicates an atomic operation that may require multiple transactions to complete.                                                                                                                                                                                               |
| IDSEL   | 9       | I    | Initialization Device Select. Used as a chip select during configuration read and write transactions.                                                                                                                                                                           |
| nDEVSEL | 26      | 0    | Device Select (three-state). Asserted when the target has decoded one of its addresses.                                                                                                                                                                                         |
| nPERR   | 29      | 0    | Parity Error (three-state). Used to report parity errors during all PCI transactions except a special cycle. The minimum duration of nPERR is one clock cycle.                                                                                                                  |
| nSERR   | 30      | 0    | System Error (open drain). This pin goes low when address parity errors are detected.                                                                                                                                                                                           |
| PAR     | 31      | I/O  | Parity.  Even Parity is applied across AD31-0 and nC/BE3-0. PAR is stable and valid one clock after the address phase. For the data phase, PAR is stable and valid one clock after either nIRDY is asserted on a write transaction, or nTRDY is asserted on a read transaction. |

Page 4 Rev. 2.5



### PCI Dual UART with Printer Port

| Name   | Pin | Туре | Description                                                                                                                                                                                                                                                                                                          |
|--------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nC/BE3 | 8   | ı    | Bus Command and Byte Enable. During the address phase of a transaction, nC/BE3-0 defines the bus command. During the data phase, nC/BE3-0 are used as Byte Enables. nC/BE3 applies to Byte "3".                                                                                                                      |
| nC/BE2 | 22  | ı    | Bus Command and Byte Enable.  During the address phase of a transaction, nC/BE3-0 defines the bus command.  During the data phase, nC/BE3-0 are used as Byte Enables. nC/BE3 applies to Byte "2".                                                                                                                    |
| nC/BE1 | 32  | ı    | Bus Command and Byte Enable.  During the address phase of a transaction, nC/BE3-0 defines the bus command.  During the data phase, nC/BE3-0 are used as Byte Enables. nC/BE3 applies to Byte "1".                                                                                                                    |
| nC/BE0 | 43  | ı    | Bus Command and Byte Enable.  During the address phase of a transaction, nC/BE3-0 defines the bus command.  During the data phase, nC/BE3-0 are used as Byte Enables. nC/BE3 applies to Byte "0".                                                                                                                    |
| nINTA  | 120 | 0    | PCI active low interrupt output (open-drain). This signal goes low (active) when an interrupt condition occurs.                                                                                                                                                                                                      |
| EE-CS  | 115 | 0    | External EEPROM chip select (active high).  After Power-On Reset, the EEPROM is read, and the read-only configuration registers are filled sequentially from the first 64 Bytes in the EEPROM.                                                                                                                       |
| EE-CLK | 116 | 0    | External EEPROM clock.                                                                                                                                                                                                                                                                                               |
| EE-DI  | 118 | 1    | External EEPROM data input.                                                                                                                                                                                                                                                                                          |
| EE-DO  | 117 | 0    | External EEPROM data output.                                                                                                                                                                                                                                                                                         |
| EE-EN  | 123 | ı    | Enable EEPROM (active high, internal pull-up). The external EEPROM can be disabled when this pin is tied to GND or pulled low. When the EEPROM is disabled, default values for PCI configuration registers will be used.                                                                                             |
| XTAL1  | 62  | ı    | Crystal oscillator input or external clock input pin (22.1184 MHz). This signal input is used in conjunction with XTAL2 to form a feedback circuit for the internal timing. Two external capacitors (10pF) connected from each side of the XTAL1 and XTAL2 to GND are required to form a crystal oscillator circuit. |
| XTAL2  | 61  | 0    | Crystal oscillator output. See XTAL1 description.                                                                                                                                                                                                                                                                    |
| 12XCLK | 58  | 0    | Master clock divided by 12 (1.8432 MHz) Standard UART clock for 115.2K data rate.                                                                                                                                                                                                                                    |
| 6XCLK  | 56  | 0    | Master clock divided by 6 (3.6864 MHz) Reserved. No connection.                                                                                                                                                                                                                                                      |
| 3XCLK  | 55  | 0    | Master clock divided by 3 (7.3728 MHz) Reserved. No Connection.                                                                                                                                                                                                                                                      |
| ACLK   | 59  | ı    | UART-A clock input. ACLK should be connected to the 12XCLK output pin.                                                                                                                                                                                                                                               |

### PCI Dual UART with Printer Port



| Name  | Pin | Туре | Description                                                                                                                                                                                                                                                                                 |  |  |  |
|-------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BCLK  | 57  | I    | UART-B clock input. BCLK should be connected to the 12XCLK output pin.                                                                                                                                                                                                                      |  |  |  |
| TXA   | 105 | 0    | UART-A serial Data Output.                                                                                                                                                                                                                                                                  |  |  |  |
| nRTSA | 107 | 0    | UART-A Request-To-Send signal. It is set high (inactive) after a hardware Reset or during internal Loop-Back mode. When low, this indicates that UART-A is ready to transfer data. nRTSA has no effect on the transmitter or receiver.                                                      |  |  |  |
| nDTRA | 106 | 0    | UART-A Data-Terminal-Ready signal. It is set high (inactive) after a hardware Reset or during internal Loop-Back mode. When low, this output indicates to the modem or data set that UART-A is ready to establish a communication link. nDTRA has no effect on the transmitter or receiver. |  |  |  |
| RXA   | 109 | 1    | UART-A, serial Data Input.                                                                                                                                                                                                                                                                  |  |  |  |
| nCTSA | 111 | ı    | UART-A Clear-To-Send signal. When low, this indicates that the modem or data set is ready to exchange data. nCTSA has no effect on the transmitter.                                                                                                                                         |  |  |  |
| nDSRA | 110 | ı    | UART-A Data-Set-Ready signal. When low, this indicates the modem or data set is ready to establish a communication link.                                                                                                                                                                    |  |  |  |
| nCDA  | 112 | ı    | UART-A Carrier-Detect signal. When low, this indicates the modem or data set has detected the data carrier. nCDA has no effect on the transmitter.                                                                                                                                          |  |  |  |
| nRIA  | 113 | 1    | UART-A Ring-detect signal.                                                                                                                                                                                                                                                                  |  |  |  |
| TXB   | 76  | 0    | UART-B serial Data Output.                                                                                                                                                                                                                                                                  |  |  |  |
| nRTSB | 74  | 0    | UART-B Request-To-Send signal. It is set high (inactive) after a hardware Reset or during internal Loop-Back mode. When low, this indicates UART-B is ready to exchange data. nRTSB has no effect on the transmitter or receiver.                                                           |  |  |  |
| nDTRB | 75  | 0    | UART-B Data-Terminal-Ready signal. It is set high (inactive) after a hardware Reset or during internal Loop-Back mode. When low, this indicates to the modem or data set that UART-B is ready to establish a communication link. nDTRB has no effect on the transmitter or receiver.        |  |  |  |
| RXB   | 73  | I    | UART-B, serial Data Input.                                                                                                                                                                                                                                                                  |  |  |  |
| nCTSB | 71  | I    | UART-B Clear-To-Send signal. When low, this indicates the modem or data set is ready to exchange data. nCTSB has no effect on the transmitter.                                                                                                                                              |  |  |  |
| nDSRB | 72  | I    | UART-B Data-Set-Ready signal. When low, this indicates the modem or data set is ready to establish a communication link.                                                                                                                                                                    |  |  |  |

Page 6 Rev. 2.5



### PCI Dual UART with Printer Port

| Name     | Pin                                                        | Туре | Description                                                                                                                                               |
|----------|------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| nCDB     | 70                                                         | ı    | UART-B Carrier-Detect signal. When low, this indicates the modem or data set has detected the Data Carrier. nCDB has no effect on the transmitter.        |
| nRIB     | 69                                                         | I    | UART-B ring-detect signal.                                                                                                                                |
| SLCT     | 84                                                         | ı    | Peripheral/printer selected (internal pull-up). This pin is set high by peripheral/printer when it is selected.                                           |
| PE       | 87                                                         | I    | Paper Empty (internal pull-up). This pin is set high by peripheral/printer when printer paper is empty.                                                   |
| BUSY     | 85                                                         | ı    | Peripheral/printer Busy (internal pull-up). This pin is set high by peripheral/printer, when printer or peripheral is not ready to accept data.           |
| nACK     | 86                                                         | I    | Peripheral/printer data Acknowledge (internal pull-up). This pin is set low by peripheral/printer to indicate a successful data transfer has taken place. |
| nFAULT   | 83                                                         | I    | Peripheral/printer Data Error (internal pull-up). This pin is set low by peripheral/printer during an error condition.                                    |
| nSTROBE  | 81                                                         | 0    | Peripheral/printer data Strobe (open drain, active low). When low, data is latched into the printer.                                                      |
| nAUTOFDX | 80                                                         | 0    | Peripheral/printer Auto Feed (open-drain, active low). Continuous autofed paper is selected when this pin is set low.                                     |
| nINIT    | 79                                                         | 0    | Initialize the peripheral/printer (open drain, active low). When set low, the peripheral/printer starts its initialization routine.                       |
| nSLCTIN  | 78                                                         | 0    | Peripheral/printer Select (open-drain, active low). Selects the peripheral/printer when it is set low.                                                    |
| PD7-PD4  | 98-95                                                      | I/O  | Peripheral/printer Data ports.                                                                                                                            |
| PD3-PD0  | 93-90                                                      | I/O  | Peripheral/printer Data ports.                                                                                                                            |
| GND      | 7,20,21,<br>33,44,45,<br>60,77,88,<br>94,99,108<br>119,125 | Pwr  | Power and signal ground.                                                                                                                                  |
| Vcc      | 1,10,19,<br>39,54,66,<br>82,89,104,<br>114                 | Pwr  | Supply. Voltage                                                                                                                                           |

#### PCI Dual UART with Printer Port



#### **PCI Bus Operation:**

The execution of PCI Bus transactions take place in broadly five stages: address phase; transaction claiming; data phase(s); final data transfer; and transaction completion.

#### Address Phase:

Every PCI transaction starts with an address phase, one PCI clock period in duration. During the address phase the initiator (also known as the current Bus Master) identifies the target device (via the address) and type of transaction (via the command). The initiator drives the 32-bit address onto the Address/Data Bus, and a 4-bit command onto the Command/Byte-Enable Bus. The initiator also asserts the nFRAME signal during the same clock cycle to indicate the presence of valid address and transaction information on those buses. The initiator supplies the starting address and command type for one PCI clock cycle. The target generates the subsequent sequential addresses for burst transfers. The Address/Data Bus becomes the Data Bus, and the Command/Byte-Enable Bus becomes the Byte-Enable Bus for the remainder of the clock cycles in that transaction. The target latches the address and command type on the next rising edge of PCI clock, as do all other devices on that PCI bus. Each device then decodes the address and determines whether it is the intended target, and also decodes the command to determine the type of transaction.

#### Claiming The Transaction:

When a device determines that it is the target of a transaction, it claims the transaction by asserting nDEVSEL.

#### Data Phase(s):

The data phase of a transaction is the period during which a data object is transferred between the initiator and the target. The number of data Bytes to be transferred during a data phase is determined by the number of Command/Byte-Enable signals that are asserted by the initiator during the data phase. Each data phase is at least one PCI clock period in duration. Both initiator and target must indicate that they are ready to complete a data phase. If not, the data phase is extended by a wait state of one clock period in duration. The initiator and the target indicate this by asserting nIRDY and nTRDY respectively and the data transfer is completed at the rising edge of the next PCI clock.

#### **Transaction Duration:**

The initiator, as stated earlier, gives only the starting address during the address phase. It does not tell the number of data transfers in a burst transfer transaction. The target will automatically generate the addresses for subsequent Data Phase transfers. The initiator indicates the completion of a transaction by asserting nIRDY and de-asserting nFRAME during the last data transfer phase. The transaction does not actually complete until the target has also asserted the nTRDY signal and the last data transfer takes place. At this point the nTRDY and nDEVSEL are de-asserted by the target.

#### **Transaction Completion:**

When all of nIRDY, nTRDY, nDEVSEL, and nFRAME are in the inactive state (high state), the bus is in idle state. The bus is then ready to be claimed by another Bus Master.

Page 8 Rev. 2.5



PCI Dual UART with Printer Port

#### **PCI** Resource Allocation

PCI devices do not have "Hard-Wired" assignments for memory or I/O Ports like ISA devices do. PCI devices use "Plug & Play" to obtain the required resources each time the system boots up. Each PCI device can request up to six resource allocations. These can be blocks of memory (RAM) or blocks of I/O Registers. The size of each resource block requested can also be specified, allowing great flexibility. Each of these resource blocks is accessed by means of a Base-Address-Register (BAR). As the name suggests, this is a pointer to the start of the resource. Individual registers are then addressed using relative offsets from the Base-Address-Register contents. The important thing to note is: plugging the same PCI card into different machines will not necessarily result in the same addresses being assigned to it. For this reason, software (drivers, etc.) must always obtain the specific addresses for the device from the PCI System.

Each PCI device is assigned an entry in the PCI System's shared "Configuration Space". Every device is allocated 256 Bytes in the Configuration Space. The first 64 Bytes must follow the conventions of a standard PCI Configuration "Header". There are several pieces of information the device must present in specific fields within the header to allow the PCI System to properly identify it. These include the Vendor-ID, Device-ID and Class-Code. These three fields should provide enough information to allow the PCI System to associate the correct software driver with the hardware device. Other fields can be used to provide additional information to further refine the needs and capabilities of the device.

As part of the Enumeration process (discovery of which devices are present in the system) the Base-Address-Registers are configured for each device. The device tells the system how many registers (etc.) it requires, and the system maps that number into the system's resource space, reserving them for exclusive use by that particular device. No guarantees are made that any two requests for resources will have any predictable relationship to each other. Each PCI System is free to use its own allocation strategy when managing resources.

#### **Multi-Function Devices**

MosChip uses the Subsystem-ID field to indicate how many Serial Ports and Parallel Ports are provided by the current implementation. By changing the data in the Subsystem-ID field, and stuffing only the appropriate number of external components, the same board could be used for products with either one or two Ports. The least significant Hexadecimal digit of the Subsystem-ID field indicates the number of Serial Ports that are currently being provided by the device. The next higher digit indicates the number of Parallel Ports being provided. The table below shows several different combinations and the types of Ports that would be enabled. Some MosChip devices provide Serial Ports, some provide Parallel Ports, and some provide both types of Ports. This field is used as an aid to the software Drivers, allowing them to easily determine how many of each Port type to configure.

| Subsystem-ID | Parallel Ports | Serial Ports |
|--------------|----------------|--------------|
| 0001         | 0              | 1            |
| 0010         | 1              | 0            |
| 0012         | 1              | 2            |

This use of the term "Multi-Function Device" should not be confused with the more generic use of that term by the PCI System. Each "Function" within a "Unit" (physical device) gets its own Configuration Space Header. MosChip's devices do not need this extra layer of complexity, the six Base Address Registers provided by one PCI "Function" are more than adequate to allocate all of the desired resources.

#### **External EEPROM**

Data is read from the EEPROM immediately after a Hardware Reset, and the values obtained are used to update the Configuration before the PCI System first sees the device on the Bus. This allows a vendor to substitute their own ID codes in place of the MosChip codes for example. If no EEPROM is detected after a Hardware Reset, MosChip's default values for the configuration are provided by the chip itself.

### PCI Dual UART with Printer Port



#### **PCI Configuration Space Header**

Default values for several key fields are shown in the table below.

| AD 31-23         | AD 22-16                                                 | AD 15-8            | AD 7-0           | Offset (Hex) |  |  |  |  |
|------------------|----------------------------------------------------------|--------------------|------------------|--------------|--|--|--|--|
| Device ID        | (9835)                                                   | Vendor II          | O (9710)         | 00           |  |  |  |  |
| Stati            | ıs                                                       | Comr               | nand             | 04           |  |  |  |  |
| CI               | ass Code (07800                                          | 0)                 | Revision ID (01) | 08           |  |  |  |  |
| BIST             | Header Type                                              | Latency Timer      | Cache Size (08)  | 0C           |  |  |  |  |
| Base A           | Address Register                                         | (BAR) 0 – "UART-A' | ' (U1)           | 10           |  |  |  |  |
| Base A           | Address Register                                         | (BAR) 1 – "UART-B' | ' (U2)           | 14           |  |  |  |  |
| Base Addre       | 18                                                       |                    |                  |              |  |  |  |  |
| Base Addres      | Base Address Register (BAR) 3 – "Extended Registers" (W) |                    |                  |              |  |  |  |  |
|                  | Res                                                      | erved              |                  | 20           |  |  |  |  |
|                  | Res                                                      | erved              |                  | 24           |  |  |  |  |
|                  | Res                                                      | erved              |                  | 28           |  |  |  |  |
| Subsystem        | ID (0012)                                                | Subsystem Ver      | ndor ID (1000)   | 2C           |  |  |  |  |
|                  | 30                                                       |                    |                  |              |  |  |  |  |
|                  | 34                                                       |                    |                  |              |  |  |  |  |
|                  | Res                                                      | erved              |                  | 38           |  |  |  |  |
| Max Latency (00) | Min Grant (00)                                           | Interrupt Pin (01) | Interrupt Line   | 3C           |  |  |  |  |

#### **Internal Address Select Configuration**

The MCS9835 uses four Base Address Registers.

These essentially act as internal "Chip Select" logic.

Registers are addressed by using one of the Base Addresses plus an offset.

| BAR    | I/O Address Offset                           | Function                        |  |  |  |
|--------|----------------------------------------------|---------------------------------|--|--|--|
| 0 (U1) | 00-07                                        | UART-A                          |  |  |  |
| 1 (U2) | 00-07                                        | UART-B                          |  |  |  |
| 2 (Y)  | 2 (Y) 00-07 Standard Parallel Port Registers |                                 |  |  |  |
| 3 (W)  | 00                                           | Configuration Register A        |  |  |  |
| 3 (W)  | 01                                           | Configuration Register B        |  |  |  |
| 3 (W)  | 02                                           | Extended Control Register (ECR) |  |  |  |

Page 10 Rev. 2.5



PCI Dual UART with Printer Port

### MCS9835CV EEPROM Contents (16-bit Mode)

| EEPROM<br>Address<br>Location | Hex Data<br>(Word) | Description of Contents | EEPROM<br>Address<br>Location | Hex Data<br>(Word) | Description of Contents |
|-------------------------------|--------------------|-------------------------|-------------------------------|--------------------|-------------------------|
| 0x00                          | 9835               | Device ID               | 0x20                          | 0000               |                         |
| 0x01                          | 0000               |                         | 0x21                          | 0000               |                         |
| 0x02                          | 9710               | Vendor ID               | 0x22                          | 0000               |                         |
| 0x03                          | 0000               |                         | 0x23                          | 0000               |                         |
| 0x04                          | 0000               |                         | 0x24                          | 0000               |                         |
| 0x05                          | 0000               |                         | 0x25                          | 0000               |                         |
| 0x06                          | 0000               |                         | 0x26                          | 0000               |                         |
| 0x07                          | 0000               |                         | 0x27                          | 0000               |                         |
| 80x0                          | 0780               | Class Code (23-8)       | 0x28                          | 0000               |                         |
| 0x09                          | 0000               |                         | 0x29                          | 0000               |                         |
| 0x0A                          | 0001               | Revision ID             | 0x2A                          | 0000               |                         |
| 0x0B                          | 0000               |                         | 0x2B                          | 0000               |                         |
| 0x0C                          | 0000               | Header                  | 0x2C                          | 0012               | Subsystem ID            |
| 0x0D                          | 0000               |                         | 0x2D                          | 0000               |                         |
| 0x0E                          | 0000               |                         | 0x2E                          | 1000               | Subsystem Vendor ID     |
| 0x0F                          | 0000               |                         | 0x2F                          | 0000               |                         |
| 0x10                          | 0000               |                         | 0x30                          | 0000               |                         |
| 0x11                          | 0000               |                         | 0x31                          | 0000               |                         |
| 0x12                          | 0000               |                         | 0x32                          | 0000               |                         |
| 0x13                          | 0000               |                         | 0x33                          | 0000               |                         |
| 0x14                          | 0000               |                         | 0x34                          | 0000               |                         |
| 0x15                          | 0000               |                         | 0x35                          | 0000               |                         |
| 0x16                          | 0000               |                         | 0x36                          | 0000               |                         |
| 0x17                          | 0000               |                         | 0x37                          | 0000               |                         |
| 0x18                          | 0000               |                         | 0x38                          | 0000               |                         |
| 0x19                          | 0000               |                         | 0x39                          | 0000               |                         |
| 0x1A                          | 0000               |                         | 0x3A                          | 0000               |                         |
| 0x1B                          | 0000               |                         | 0x3B                          | 0000               |                         |
| 0x1C                          | 0000               |                         | 0x3C                          | 0000               |                         |
| 0x1D                          | 0000               |                         | 0x3D                          | 0000               |                         |
| 0x1E                          | 0000               |                         | 0x3E                          | 0100               | Interrupt Pin           |
| 0x1F                          | 0000               |                         | 0x3F                          | 0000               |                         |

### PCI Dual UART with Printer Port



#### **EEPROM Configuration Data Values**

| Description          | EEPROM Address Location          | Word/Byte Data |  |
|----------------------|----------------------------------|----------------|--|
| Device ID            | 0x00                             | 9835           |  |
| Vendor ID            | 0x02                             | 9710           |  |
| Class Code           | 0x08                             | 0780           |  |
| Class Code Interface | 0x0A<br>(Most Significant Byte)  | 00             |  |
| Revision ID          | 0x0A<br>(Least Significant Byte) | 01             |  |
| Header Type          | 0x0C<br>(Least Significant Byte) | 00             |  |
| Subsystem ID         | 0x2C                             | 0012           |  |
| Subsystem Vendor ID  | 0x2E                             | 1000           |  |
| Interrupt Pin        | 0x3E<br>(Most Significant Byte)  | 01             |  |

The MCS9835 EEPROM controller reads the least significant byte and then the most significant byte in the 16-bit format. Therefore, when writing to each address in the EEPROM, the least significant byte must be written first, followed by the most significant byte. For example, to write 9835 into address 0x00, the value would be written as 35 98, where 35 is the least significant byte and is written first.

Changing the Device ID, Vendor ID, and Subsystem Vendor ID requires corresponding changes to the device drivers for proper functioning of the MCS9835CV. These fields can be customized to meet user requirements. The Subsystem ID can be changed to arrive at different product configurations using the EEPROM as shown below.

| Product Type                                                    | Subsystem ID      |  |  |  |  |  |
|-----------------------------------------------------------------|-------------------|--|--|--|--|--|
| PCI to 1 Serial (1S)                                            | 0001              |  |  |  |  |  |
| PCI to 2 Serial (2S)                                            | 0002              |  |  |  |  |  |
| PCI to 1 Parallel (1P)                                          | 0010              |  |  |  |  |  |
| PCI to 1 Serial and 1 Parallel (1S1P)                           | 0011              |  |  |  |  |  |
| PCI to 2 Serial and 1 Parallel (2S1P)                           | 0012<br>(default) |  |  |  |  |  |
| Note: Use default values for all other locations in the EEPROM. |                   |  |  |  |  |  |

Page 12 Rev. 2.5



### PCI Dual UART with Printer Port

#### **UART Register Table**

| CS | A2 | A1 | A0 | Register | Bit-7                      | Bit-6                    | Bit-5                       | Bit-4              | Bit-3                            | Bit-2                                  | Bit-1                            | Bit-0                          |
|----|----|----|----|----------|----------------------------|--------------------------|-----------------------------|--------------------|----------------------------------|----------------------------------------|----------------------------------|--------------------------------|
| Un | 0  | 0  | 0  | RHR      | Bit-7                      | Bit-6                    | Bit-5                       | Bit-4              | Bit-3                            | Bit-2                                  | Bit-1                            | Bit-0                          |
| Un | 0  | 0  | 0  | THR      | Bit-7                      | Bit-6                    | Bit-5                       | Bit-4              | Bit-3                            | Bit-2                                  | Bit-1                            | Bit-0                          |
| Un | 0  | 0  | 1  | IER      | 0                          | 0                        | 0                           | 0                  | Modem<br>Status<br>Interrupt     | Receive<br>Line<br>Status<br>Interrupt | Transmit<br>Holding<br>Register  | Receive<br>Holding<br>Register |
| Un | 0  | 1  | 0  | FCR      | RCVR<br>Trigger<br>(MSB)   | RCVR<br>Trigger<br>(LSB) | 0                           | 0                  | 0                                | XMIT<br>FIFO<br>Reset                  | RCVR<br>FIFO<br>Reset            | FIFO<br>Enable                 |
| Un | 0  | 1  | 0  | IIR      | 0/<br>FIFO<br>Enabled      | 0/<br>FIFO<br>Enabled    | 0                           | 0                  | Interrupt<br>Priority<br>(Bit-2) | Interrupt<br>Priority<br>(Bit-1)       | Interrupt<br>Priority<br>(Bit-0) | Interrupt<br>Status            |
| Un | 0  | 1  | 1  | LCR      | Divisor<br>Latch<br>Enable | Set<br>Break             | Set<br>Parity               | Even<br>Parity     | Parity<br>Enable                 | Stop<br>Bits                           | Word<br>Length<br>(Bit-1)        | Word<br>Length<br>(Bit-0)      |
| Un | 1  | 0  | 0  | MCR      | 0                          | 0                        | Hardware<br>Flow<br>Control | Loop<br>Back       | Interrupt<br>Enable<br>(nOP2)    | (nOP1)                                 | nRTS                             | nDTR                           |
| Un | 1  | 0  | 1  | LSR      | 0/<br>FIFO<br>Error        | XMIT<br>Empty            | XMIT<br>Holding<br>Empty    | Break<br>Interrupt | Framing<br>Error                 | Parity<br>Error                        | Overrun<br>Error                 | Receive<br>Data<br>Ready       |
| Un | 1  | 1  | 0  | MSR      | nCD                        | nRI                      | nDSR                        | nCTS               | Delta<br>nCD                     | Delta<br>nRI                           | Delta<br>nDSR                    | Delta<br>nCTS                  |
| Un | 1  | 1  | 1  | SPR      | Bit-7                      | Bit-6                    | Bit-5                       | Bit-4              | Bit-3                            | Bit-2                                  | Bit-1                            | Bit-0                          |
| Un | 0  | 0  | 0  | DLL      | Bit-7                      | Bit-6                    | Bit-5                       | Bit-4              | Bit-3                            | Bit-2                                  | Bit-1                            | Bit-0                          |
| Un | 0  | 0  | 1  | DLM      | Bit-15                     | Bit-14                   | Bit-13                      | Bit-12             | Bit-11                           | Bit-10                                 | Bit-9                            | Bit-8                          |

DLL and DLM are accessible only when LCR Bit-7=1.

U1: Internal UART-A chip select

U2: Internal UART-B chip select (if two UARTs are present)

#### **Master Reset Conditions**

| Register | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 | Bit-0 |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| RHR      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| THR      | X     | Х     | Х     | X     | X     | X     | X     | X     |
| IER      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| FCR      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| IIR      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| LCR      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| MCR      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| LSR      | 0     | 1     | 1     | 0     | 0     | 0     | 0     | 0     |
| MSR      | X     | X     | Х     | X     | 0     | 0     | 0     | 0     |
| SPR      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

#### PCI Dual UART with Printer Port



#### **UART Register Descriptions**

#### **Transmitter Holding Register (THR)**

The transmitter section consists of a Transmitter Holding Register (THR) and a Transmitter Shift Register (TSR). The THR is actually a 16-Byte FIFO. Transmitter control is a function of the Line Control Register (LCR). The THR receives data off the internal data bus, and when the shift register is idle, moves it into the TSR. The TSR serializes the data and outputs it at TX. In the 16C450 mode, if the THR is empty and the Transmitter Holding Register Empty (THRE) interrupt is enabled (IER-1=1), an interrupt is generated. This interrupt is cleared when a character is loaded into the Transmitter Holding Register. In the FIFO (16C550) mode, the interrupts are generated based on the control setup in the FIFO Control Register (FCR).

#### Receiver Holding Register (RHR)

The receiver section consists of a Receiver Shift Register (RSR) and a Receiver Holding Register (RHR). The RHR is actually a 16-Byte FIFO. Timing for the Receiver Shift Register is supplied by the 16x-receiver clock. Receiver control is a function of the Line Control Register (LCR). The RSR receives serial data from RX. The RSR then concatenates the data and moves it into the RHR FIFO. In the 16C450 mode, when a character is placed in the Receiver Holding Register and the *Received Data Available* interrupt is enabled (IER-0=1), an interrupt is generated. This interrupt is cleared when the data is read out of the Receiver Holding Register. In the FIFO (16C550) mode, the interrupts are generated based on the control setup in the FIFO Control Register (FCR).

#### Interrupt Enable Register (IER)

The Interrupt Enable Register enables each of the five types of interrupts and INT pin response to an interrupt generation. The Interrupt Enable Register can also be used to disable the interrupt system by setting bits 0-3 to logic 0. The contents of this register are described below:

#### IER Bit-0:

- 0 = Disables the Received Data Available interrupt.
- 1 = Enables the Received Data Available interrupt.

#### IER Bit-1:

- 0 = Disables the Transmitter Holding Register Empty interrupt.
- 1 = Enables the Transmitter Holding Register Empty interrupt.

#### IER Bit-2:

- 0 = Disables the Receiver Line Status interrupt.
- 1 = Enables the Receiver Line Status interrupt.

#### IER Bit-3:

- 0 = Disables the Modem Status interrupt.
- 1 = Enables the Modem Status interrupt.

#### IER Bits 7-4:

These bits are not used (always set to 0).

Page 14 Rev. 2.5



#### PCI Dual UART with Printer Port

#### Interrupt Identification Register (IIR)

An on-chip interrupt generation and prioritization capability permits a flexible interface with most popular microprocessors.

#### IIR Bit-0:

0 = An interrupt is pending. Used either in a hardware prioritized or polled interrupt system.

1 = No interrupt is pending.

#### IIR Bits 3-1:

There are five prioritized levels of interrupts:

Priority 1 - Receiver Line Status (highest priority)

Priority 2 - Receiver Data Ready

Priority 3 - Receiver Character Time-Out

Priority 4 - Transmitter Holding Register Empty

Priority 5 - Modem Status (lowest priority)

When an interrupt is generated, the Interrupt Identification Register indicates that an interrupt is pending and encodes the type of interrupt in its four least significant bits (bits 0, 1, 2, and 3).

|       | Interrupt Priority Decode |       |       |                                             |  |  |  |  |
|-------|---------------------------|-------|-------|---------------------------------------------|--|--|--|--|
| Bit-3 | Bit-2                     | Bit-1 | Bit-0 | Interrupt<br>Source                         |  |  |  |  |
| 0     | 1                         | 1     | 0     | Receive<br>Data Error                       |  |  |  |  |
| 0     | 1                         | 0     | 0     | Receive<br>Data Ready                       |  |  |  |  |
| 1     | 1                         | 0     | 0     | Receive<br>Time-Out                         |  |  |  |  |
| 0     | 0                         | 1     | 0     | Transmitter<br>Holding<br>Register<br>Empty |  |  |  |  |
| 0     | 0                         | 0     | 0     | Modem<br>Status Change                      |  |  |  |  |

Bits 3, 2, & 1 are used to identify the highest priority interrupt pending.

Bit-0 will clear to "1" when no interrupt is pending.

To clear the interrupts, specific registers must be read or written. The actions needed to clear each type of interrupt are listed below:

#### Receive Data Error:

Reading the LSR will clear this interrupt. Software should save the LSR value after reading the register if it needs to remember the error condition.

#### Receive Data Ready:

Reading the RHR until the FIFO becomes empty will clear this interrupt.

#### Receive Timeout:

Reading entire characters from RHR will clear this interrupt.

#### Transmitter Holding Register Empty:

Writing a character into the THR or reading the IIR (if source of interrupt) will clear this interrupt.

#### Modem Status Change:

Reading the MSR will clear this interrupt.

#### IIR Bit 4:

This bit is not used (always 0).

#### IIR Bit 5:

This bit is not used (always 0).

#### IIR Bits 7-6:

0 = In the 16C450 mode.

1 = When FCR-0 is equal to 1.

#### PCI Dual UART with Printer Port



#### FIFO Control Register (FCR)

The FIFO Control Register (FCR) is a write only register. The FCR enables and clears the FIFOs, as well as setting the receive FIFO trigger level.

#### FCR Bit-0:

- 0 = 16C450 mode, disables the transmitter and receiver FIFO.
- 1 = Enables the transmitter and receiver FIFOs. This bit must be set to 1 when other FCR bits are written to or they are not programmed. Changing this bit clears the FIFOs.

#### FCR Bit-1:

- 0 = Normal operation
- 1 = Clears all Bytes in the receiver FIFO and resets its counter logic to 0. The shift register is not cleared. The one that is written to this bit position is self-clearing.

#### FCR Bit-2:

- 0 = Normal operation
- 1 = Clears all Bytes in the transmitter FIFO and resets its counter logic to 0. The shift register is not cleared. The one that is written to this bit position is self-clearing.

#### FCR Bit 5-3:

Not used (Always 0).

#### FCR Bits 7-6:

These bits are used to set the trigger level for receive FIFO interrupts.

|       | Receive Trigger Level (Bytes) |    |  |  |  |  |
|-------|-------------------------------|----|--|--|--|--|
| Bit-7 | Bit-6 RX FIFO Trigger Level   |    |  |  |  |  |
| 0     | 0                             | 1  |  |  |  |  |
| 0     | 1                             | 4  |  |  |  |  |
| 1     | 0                             | 8  |  |  |  |  |
| 1     | 1                             | 14 |  |  |  |  |

Page 16 Rev. 2.5



### PCI Dual UART with Printer Port

#### Line Control Register (LCR)

The system programmer controls the format of the asynchronous data communication exchange through the Line Control Register. In addition, the programmer is able to retrieve, inspect, and modify the contents of the Line Control Register; this eliminates the need for separate storage of the line characteristics in system memory.

#### LCR Bits 1-0:

These two bits specify the number of bits in each transmitted or received serial character.

| Bit-1 | Bit-0 | Word Length |
|-------|-------|-------------|
| 0     | 0     | 5 bits      |
| 0     | 1     | 6 bits      |
| 1     | 0     | 7 bits      |
| 1     | 1     | 8 bits      |

#### LCR Bit-2:

This bit specifies 1, 1-1/2, or 2 stop bits in each transmitted character. When bit-2 is reset to 0, one stop bit is generated in the data. When bit-2 is set to 1, the number of stop bits generated is dependent on the word length selected with bits 0 and 1. The receiver clocks only the first stop bit regardless of the number of stop bits selected. The number of stop bits generated in relation to word length and bit-2 are shown below:

| Bit-2 | Word Length | Stop Bit(s) |
|-------|-------------|-------------|
| 0     | Any         | 1           |
| 1     | 5 bits      | 1-1/2       |
| 1     | 6 bits      | 2           |
| 1     | 7 bits      | 2           |
| 1     | 8 bits      | 2           |

#### LCR Bit-3:

- 0 = Parity is disabled. No parity is generated or checked.
- 1 = Parity bit is generated in transmitted data between the last data word bit and the first stop bit. In received data, parity is checked.

#### LCR Bit-4:

- 0 = ODD parity select bit. When parity is enabled by bit-3, a 0 in bit-4 produces Odd Parity (an odd number of 1s in the data and parity bits).
- 1 = EVEN parity select bit. When parity is enabled by bit-3, a 1 in bit-4 produces even parity (an even number of 1s in the data and parity bits).

#### LCR Bit-5:

- 0 = Stick parity is disabled.
- 1 = Stick parity bit. When bits 3-5 are set to 1 the parity bit is transmitted and checked as a 0. When bits-3 and 5 are 1s and bit-4 is a 0, the parity bit is transmitted and checked as 1.

|       | Parity Selection |       |                   |  |  |  |  |  |
|-------|------------------|-------|-------------------|--|--|--|--|--|
| Bit-5 | Bit-4            | Bit-3 | Parity type       |  |  |  |  |  |
| X     | X                | 0     | No parity         |  |  |  |  |  |
| 0     | 0                | 1     | Odd parity        |  |  |  |  |  |
| 0     | 1                | 1     | Even parity       |  |  |  |  |  |
| 1     | 0                | 1     | Forced parity "1" |  |  |  |  |  |
| 1     | 1                | 1     | Forced parity "0" |  |  |  |  |  |

#### LCR Bit-6:

- 0 = Normal operation. Break condition is disabled and has no effect on the transmitter logic.
- 1 = Force a break condition. TX is forced to the space (low) state.

#### LCR Bit-7:

- 0 = Normal operation.
- 1 = Divisor Latch Enable. Must be set to 1 to access the divisor latches of the Baud Rate Generator during a read or write. Bit-7 must be reset to 0 during a read or write to any of the other UART registers (Receiver Holding Register, Transmitter Holding Register, Interrupt Enable Register, etc.).

#### PCI Dual UART with Printer Port



#### Modem Control Register (MCR)

The Modem Control Register is an 8-bit register that controls an interface with a modem, data set, or peripheral device that is emulating a modem.

#### MCR Bit-0:

0 = Sets the nDTR output pin to high.

1 = Sets the nDTR output pin to low.

#### MCR Bit-1:

0 = Sets the nRTS output pin to high.

1 = Sets the nRTS output pin to low.

#### MCR Bit-2:

0 = Sets the nOP1 to high during loop-back mode.

1 = Sets the nOP1 to low during loop-back mode.

#### MCR Bit-3:

0 = Disables UART interrupts. Sets the nOP2 to high during loop-back mode.

1 = Enables UART interrupts. This bit is gated with IER Bits 0-3. Sets the nOP2 to low during loop-back mode

#### MCR Bit-4:

0 = Normal operation.

1 = Internal Loop-Back mode. Provides a local loopback feature for diagnostic testing. When LOOP is set to 1, the following occurs:

- The transmitter TX pin is set to high.
- The receiver RX pin is disconnected.
- The output of the transmitter shift register is looped back into the receiver shift register input.
- The four modem inputs (nCTS, nDSR nCD and nRI) pins are disconnected.
- The four modem outputs (nDTR, nRTS, nOP1, and nOP2) pins are internally connected to the four modem inputs. The four modem outputs are forced to the high levels.

In the diagnostic mode, data that is transmitted is immediately received. This allows the processor to verify transmit and receive data paths. The receiver and transmitter interrupts are fully operational. The modem control interrupts are also operational, but the modem control interrupt sources are now the lower four bits of the modem control register instead of the four modem control inputs. All interrupts are still controlled by the interrupt enable register.

#### MCR Bit-5:

0 = 16C450/550 mode.

Hardware flow control is disabled.

1 = Enable hardware flow control (nRTS/nCTS).

| MCR Bit-5 | MCR Bit-1 | Flow Control  |
|-----------|-----------|---------------|
| 1         | 1         | Auto RTS/CTS  |
| 1         | 0         | Auto CTS only |
| 0         | X         | Disabled      |

nRTS becomes active (low) when the receiver is empty or the threshold has not been reached. When the receiver FIFO level reaches the trigger level (1, 4, 8, or 14), nRTS is de-asserted (high). nRTS is automatically reasserted once the receiver FIFO is empty by reading the Receive Holding Register (RHR).

The transmitter circuitry checks nCTS before sending the next Data Byte. When nCTS is active (low), the transmitter sends the next Byte. To stop the transmitter from sending the next Byte, nCTS must be released before the middle of the last stop bit that is currently being sent.

#### MCR bits 7-6:

These bits are not used (Always 0).

Page 18 Rev. 2.5



#### PCI Dual UART with Printer Port

#### Line Status Register (LSR)

The Line Status Register provides information concerning the status of data transfers. The Line Status Register is intended for read operations only. Writing to this register is not recommended. Bits 1-4 are the error conditions that produce a *Receiver Line Status* interrupt.

#### LSR Bit-0:

- 0 = No data in Receiver Holding Register or FIFO.
- 1 = Data Ready indicator for the receiver. This bit is set to 1 whenever a complete incoming character has been received and transferred into the Receiver Holding Register or the FIFO. It is reset to 0 by reading all of the data in the Receiver Holding Register or the FIFO.

#### LSR Bit-1:

- 0 = Normal operation. No overrun error.
- 1 = Before the character in the Receiver Holding Register was read, it was over written by the next character transferred into the register. This bit is reset every time the CPU reads the contents of the Line Status Register. If FIFO mode data continues to fill the FIFO beyond the trigger level, an overrun error occurs only after the FIFO is full and the next character has been completely received in the shift register. An overrun error is indicated as soon as it happens. The character in the shift register is overwritten, but it is not transferred to the FIFO.

#### LSR Bit-2:

- 0 = Normal operation. No parity error.
- 1 = The parity of the received character does not match the parity selected in the Line Control Register. This bit is reset every time the CPU reads the contents of the Line Status Register. In FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is reported when its associated character is at the top of the FIFO.

#### LSR Bit-3:

- 0 = Normal operation. No framing error.
- 1 = The received character did not have a valid stop bit. This bit is reset every time the CPU reads the contents of the Line Status Register. In FIFO mode, this error is associated with the particular

character in the FIFO to which it applies. This error is reported when its associated character is at the top of the FIFO. An attempt to resynchronize is made after a framing error occurs. It is assumed that the framing error is due to the next start bit.

#### LSR Bit-4:

- 0 = Normal operation.
- 1 = The receiver data input was held in the logic low state for longer than a full word transmission time. A full word transmission time is defined as the total time to transmit the start, data, parity, and stop bits. This bit is reset every time the CPU reads the contents of the Line Status Register. In FIFO mode, this error is associated with the particular character in the FIFO to which it applies. This error is reported when its associated character is at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO.

#### LSR Bit-5:

- 0 = At least one character is in the transmitter FIFO or Transmitter Holding Register.
- 1 = The Transmitter Holding Register is empty. The device is ready to accept a new character. If the *THRE* interrupt is enabled when THRE is set to 1, an interrupt is generated. THRE is set to 1 when the last character in the Transmitter Holding Register is transferred to the Transmitter Shift Register.

#### LSR Bit-6:

- 0 = When either the Transmitter Holding Register or the Transmitter Shift Register contains a data character.
- 1 = The Transmitter Holding Register and the Transmitter Shift Register are both empty.

#### LSR Bit-7:

- 0 = In the 16C450 mode, this bit is always reset to 0.
- 1 = In the FIFO (16C550) mode, at least one parity, framing, or break error exists in the FIFO. It is cleared when the microprocessor reads the LSR and there are no subsequent errors in the FIFO.

#### PCI Dual UART with Printer Port



#### Modem Status Register (MSR)

The Modem Status Register is an 8-bit register that provides information about the current state of the control lines from the modem, data set, or peripheral device to the CPU. Additionally, four bits of this register provide change information. When input from the modem changes state, the appropriate bit is set to 1. All four bits are reset to 0 when the CPU reads the Modem Status Register.

#### MSR Bit-0:

- 0 = No change to nCTS input.
- 1 = The nCTS input has changed state since the last time it was read by the CPU. When the interrupt is enabled, a *Modem Status* interrupt is generated.

#### MSR Bit-1:

- 0 = No change to nDSR input.
- 1 = The nDSR input has changed state since the last time it was read by the CPU. When the interrupt is enabled, a *Modem Status* interrupt is generated.

#### MSR Bit-2:

- 0 = No change to nRI input.
- 1 = The nRI input has changed from a low to a high level. When nRI is set to 1 and the interrupt is enabled, a *Modem Status* interrupt is generated.

#### MSR Bit-3:

- 0 = No change to nCD input.
- 1 = The nCD input has changed state since the last time it was read by the CPU. When the interrupt is enabled, a *Modem Status* interrupt is generated.

#### MSR Bit-4:

Complement of the Clear To Send (nCTS) input. When in the diagnostic test mode, this bit is equal to nRTS.

#### MSR Bit-5:

Complement of the Data Set Ready (nDSR) input. When in the diagnostic test mode, this bit is equal to nDTR.

#### MSR Bit-6:

Complement of the Ring Indicator (nRI) input. When in the diagnostic test mode, this bit is equal to nOP1.

#### MSR Bit-7:

Complement of the Data Carrier Detect (nCD) input. When in the diagnostic test mode, this bit is equal to nOP2.

Page 20 Rev. 2.5



#### PCI Dual UART with Printer Port

#### Scratch Pad Register (SPR)

The scratch pad register is an 8-bit register that can be used by the programmer to store any data without affecting any other registers or device operation. The contents of this register are volatile, the data will be lost when the device is reset, or when power is removed.

#### **Programmable Baud-Rate Generator**

A programmable Baud Rate Generator is provided that typically takes a clock input of 1.8432 MHz and divides it by a divisor in the range between 1 and (2<sup>16</sup>-1). The output frequency of the Baud Rate Generator is 16 times the desired Baud Rate. Two 8-bit registers, called Divisor Latches, store the divisor in a 16-bit binary format. These Divisor Latches must be loaded during the device's initialization in order to ensure correct operation of the Baud Rate Generator. When either of the Divisor Latches is altered, an internal 16-bit Baud Counter is also updated to prevent long counts on the initial load.

Baud Rate Generator programming table for the default 1.8432 MHz clock (12XCLK).

| Baud Out | DLM<br>(hex) | DLL<br>(hex) |
|----------|--------------|--------------|
| 115.2K   | 00           | 01           |
| 57.6K    | 00           | 02           |
| 38.4K    | 00           | 03           |
| 19.2K    | 00           | 06           |
| 9600     | 00           | 0C           |
| 4800     | 00           | 18           |
| 2400     | 00           | 30           |
| 1200     | 00           | 60           |
| 600      | 00           | C0           |
| 300      | 01           | 80           |
| 150      | 03           | 00           |
| 50       | 09           | 00           |

MosChip devices with Serial Ports provide the 12XCLK output signal that can be used as the input clock for the UART. This is the standard 1.8432 MHz clock. Using this signal as the clock input generates the expected Baud Rates as shown in the table above.

#### **FIFO Interrupt Mode Operation**

When the receiver FIFO and receiver interrupts are enabled (FCR-0=1, IER-0=1, IER-2=1), a receiver interrupt occurs as follows:

The Received Data Available interrupt is issued when the FIFO has reached its programmed trigger level. It is cleared when the FIFO drops below its programmed trigger level. The IIR Receive Data Available indication also occurs when the FIFO trigger level is reached, and like the interrupt, it is cleared when the FIFO drops below the trigger level.

The receiver *Line Status Interrupt* has higher priority than the *Received Data Available* interrupt. The data ready bit (LSR-0) is set when a character is transferred from the shift register to the receiver FIFO. It is reset when the FIFO is empty.

When the receiver FIFO and receiver interrupts are enabled, the *FIFO Time-Out* interrupt occurs when the following conditions exist:

- At least one character is in the FIFO.
- The most recent serial character was received more than four continuous character times ago (if two stop bits are programmed, the second one is included in this time delay).
- The most recent microprocessor read of the FIFO occurred more than five continuous character times ago.

When a *Time-Out* interrupt has occurred, it is cleared and the timer is reset when the microprocessor reads one character from the receiver FIFO. Even if a *Time-Out* interrupt has not occurred, the time-out timer is reset each time a new character is received or when the microprocessor reads the receiver FIFO.

Character *Time-Out* and receiver *FIFO Trigger-Level* interrupts have the same priority as the current *Receiver Data Available* interrupt.

#### PCI Dual UART with Printer Port



When the transmitter FIFO and *THRE* interrupt are enabled (FCR-0=1, IER-1=1), transmit interrupts occur as follows:

The occurrence of the *Transmitter Holding Register Empty* interrupt is delayed one character time minus the last stop bit time when there have not been at least two Bytes in the transmitter FIFO at the same time since the last time the transmitter FIFO was empty. It is cleared as soon as the Transmitter Holding Register is written to (1 to 16 characters may be written to the transmit FIFO while servicing this interrupt) or the IIR is read. The first transmitter interrupt after changing the FCR is immediate if it is enabled.

The Transmitter Empty indicator is delayed one character time when there has not been at least two Bytes in the transmitter FIFO at the same time since the last time that TEMT=1. TEMT is set after the stop bit has been completely shifted out.

The Transmitter FIFO Empty indicator is not delayed, it is reported as soon as the condition occurs.

Page 22 Rev. 2.5



### PCI Dual UART with Printer Port

#### **Parallel Port Registers**

| cs | A2 | <b>A</b> 1 | A0 | Register       | Bit-7  | Bit-6       | Bit-5  | Bit-4          | Bit-3         | Bit-2                | Bit-1        | Bit-0          |
|----|----|------------|----|----------------|--------|-------------|--------|----------------|---------------|----------------------|--------------|----------------|
| Υ  | 0  | 0          | 0  | DPR            | PD7    | PD6         | PD5    | PD4            | PD3           | PD2                  | PD1          | PD0            |
| Υ  | 0  | 0          | 1  | DSR            | nBUSY  | nACK        | PE     | SLCT           | nFAULT        | INT<br>State         | "0"          | EPP<br>TIMEOUT |
| Υ  | 0  | 1          | 0  | DCR            | "0"    | "0"         | DIR    | INTA           | SLCTIN        | nINIT                | AUTOFDX      | STROBE         |
| Υ  | 0  | 1          | 1  | EPP<br>Address | ADD-7  | ADD-6       | ADD-5  | ADD-4          | ADD-3         | ADD-2                | ADD-1        | ADD-0          |
| Υ  | 1  | 0          | 0  | EPP<br>Data    | DAT-7  | DAT-6       | DAT-5  | DAT-4          | DAT-3         | DAT-2                | DAT-1        | DAT-0          |
| Υ  | 1  | 0          | 1  | Res            | Res    | Res         | Res    | Res            | Res           | Res                  | Res          | Res            |
| Υ  | 1  | 1          | 0  | Res            | Res    | Res         | Res    | Res            | Res           | Res                  | Res          | Res            |
| Υ  | 1  | 1          | 1  | Res            | Res    | Res         | Res    | Res            | Res           | Res                  | Res          | Res            |
| W  | 0  | 0          | 0  | C-FIFO         | CDAT-7 | CDAT-6      | CDAT-5 | CDAT-4         | CDAT-3        | CDAT-2               | CDAT-1       | CDAT-0         |
| W  | 0  | 0          | 0  | CONF-A         | "1"    | "0"         | "0"    | "1"            | "0"           | "1"                  | "0"          | "0"            |
| W  | 0  | 0          | 1  | CONF-B         | RLE    | E nINTA Pin |        | Interrupt Line | Э             |                      | DMA Line     |                |
| W  | 0  | 1          | 0  | ECR            |        | Mode Select |        |                | DMA<br>Enable | Service<br>Interrupt | FIFO<br>Full | FIFO<br>Empty  |

Y: Standard Registers Chip Select W: Extended Registers Chip Select

#### **Master Reset Conditions**

| Register | BIT-7 | BIT-6 | BIT-5 | BIT-4 | BIT-3 | BIT-2 | BIT-1 | BIT-0 |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| DPR      | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     |
| DSR      | 0     | 1     | 1     | 1     | 1     | 0     | 0     | 0     |
| DCR      | 0     | 0     | 0     | 0     | 1     | 1     | 0     | 0     |
| EPP      | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| C-FIFO   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| CONF-A   | 1     | 0     | 0     | 1     | 0     | 1     | 0     | 0     |
| CONF-B   | 0     | Х     | 0     | 0     | 0     | 0     | 0     | 0     |
| ECR      | 0     | 0     | 1     | 1     | 0     | 1     | 0     | 1     |

#### Data Register (DPR)

The Data register is cleared at initialization by RESET. During a write operation the contents of this register are buffered and output onto the PD7-PD0 pins. During a read operation PD7-PD0 pins are buffered and output to the host CPU.

#### PCI Dual UART with Printer Port



#### **Device Status Register**

Note: Bit-7 of this register is logically inverted from the state of the electrical signal appearing at the physical device pin. When the printer is BUSY, this bit will read back as a zero.

#### DSR Bit-0: EPP Timeout

0 = Normal.

1 = 10µs timeout (EPP Mode only). Cleared by writing 1 into DSR register or consecutive reads (after the first read) always returns to "0".

#### DSR Bit-1:

Not used, set to "0".

#### DSR Bit-2: Interrupt State

- 0 = Interrupt Pending (nINTA follows the nACK pin when SPP mode is selected). Normal (no interrupt) when PS/2 mode is selected.
- 1 = Normal (no interrupt). This bit is set to "1" when the DSR is read.

#### DSR Bit-3: nFAULT

0 = Printer reports error condition.

1 = Normal operation.

#### DSR Bit-4: SLCT

0 = Printer is off-line.

1 = Printer is on-line.

#### DSR Bit-5: PE

0 = Normal operation.

1 = Paper end/empty is detected.

#### DSR Bit-6: nACK

0 = State of the nACK pin (nACK = low).

1 = State of the nACK pin (nACK = high).

#### DSR Bit-7: nBUSY

- 0 = BUSY pin is high, printer is not ready to take data.
- 1 = BUSY pin is low, printer is ready to take data.

#### **Device Control Register**

Note: Three bits (0, 1, & 3) of this register are logically inverted from the state of the electrical signals appearing at the physical device pins they control. The physical pins for these three bits are all Active-Low signals, so writing a "one" in this register will enable or activate the desired function. The physical pin associated with Bit-2 (nINIT) of this register is also an Active-Low electrical signal. This bit is not inverted however, so in order to start the Initialization process, that bit must be set LOW.

#### DCR Bit-0: STROBE

0 =Sets the nSTROBE pin to high.

1 = Sets the nSTROBE pin to low. PD7-PD0 data are latched into printer.

#### DCR Bit-1: AUTOFDX

0 =Sets the nAUTOFDX pin to high.

1 = Sets the nAUTOFDX pin to low. Printer generates auto line feed after each line is printed.

#### DCR Bit-2: nINIT

0 = Sets the nINIT pin to low. Peripheral/printer starts its initialization routine.

1 = Sets the nINIT pin to high.

#### DCR Bit-3: SLCTIN

0 =Sets the nSLCTIN pin to high.

1 = Sets the nSLCTIN pin to low. Selects the printer.

#### DCR Bit-4: INTA

0 = Disables Printer interrupt function.

nACK pin has no effect on the nINTA pin.

1 = Enables Printer interrupt function.

The nINTA pin follows the nACK input pin during standard mode, latches high on the rising edge of the nACK when PS/2 mode is selected.

#### DCR Bit-5: DIR

0 = PD7-PD0 pins are set to output mode.

1 = PD7-PD0 pins are set to input mode.

#### DCR Bits 7-6:

Not used, set to "0".

Page 24 Rev. 2.5



#### PCI Dual UART with Printer Port

#### **EPP-Address Register**

Reading this register typically returns the address currently selected within the printer or external device.

Writing to this register typically selects a different address or function within the external device that will be the target for subsequent data transfers. A multifunction device might use different addresses for Printing, Scanning and Faxing operations.

All handshaking for the EPP Protocol is performed automatically by the hardware. Software does not need to manually toggle strobe bits, check for acknowledgement that the data was received, etc. The software only needs to read or write a single Byte to this location to perform the entire transaction. This allows significantly faster transfers when compared to SPP Mode transfers.

#### **EPP-Data Register**

Reading this register returns the next Byte of data associated with the address currently selected within the printer or external device.

Writing to this register sends a Byte of data to the address currently selected within the printer or external device.

All handshaking for the EPP Protocol is performed automatically by the hardware. Software does not need to manually toggle strobe bits, check for acknowledgement that the data was received, etc. The software only needs to read or write a single Byte to this location to perform the entire transaction. This allows significantly faster transfers when compared to SPP Mode transfers.

#### **C-FIFO Register**

This register is used in Mode "110" (FIFO Test).

The FIFO Test Mode allows writing data into, and reading data back out of the FIFO without actually transferring any data to the printer. All flags (FIFO Full, FIFO Empty, etc.) are active in this mode so all aspects of the FIFO operation can be observed.

This register is accessed using the BAR1 (W) Base Address Register.

#### **Config-A Register**

This register is read only.

Reading this register always returns 10010100.

The meaning of these bits are:

Bit-7 = 1 Interrupts are Level-Triggered.
Bit-6:4 = 001 The Port only accepts 8-bit words.

Bit-3 = 0 Reserved

Bit-2 = 1 The Byte currently in the transmitter

pipeline affects the "FIFO Full" flag.

Bit-1:0 = 00 In the case of an error, the unsent

Byte is left in the FIFO.

This register is accessed using the BAR1 (W) Base Address Register.

This register can only be accessed when the Port is set to use Mode "111" (Config A/B Enable).

#### PCI Dual UART with Printer Port



#### Config-B Register

Returns information about the ECP capabilities.

#### Bit 7: RLE

Set to "0". RLE is not supported.

#### Bit 6: nINTA Pin

0 = The current nINTA state is low.

1 = The current nINTA state is high.

#### Bit 5-3: Interrupt Line

Set to "000". The IRQ is set by the PCI System.

#### Bit 2-0: DMA Line

Set to "000". DMA is not used.

This register is accessed using the BAR1 (W) Base Address Register.

This register can only be accessed when the Port is set to use Mode "111" (Config A/B Enable).

#### **Extended Control Register (ECR)**

This register controls Mode Selection and returns Interrupt and FIFO Status.

This register is accessed using the BAR1 (W) Base Address Register.

#### ECR Bit-0: FIFO Empty

0 = One or more characters of data are in the FIFO.

1 = FIFO empty.

#### ECR Bit-1: FIFO Full

0 = One or more locations in the FIFO are available.

1 = FIFO full.

#### ECR Bit-2: Service Interrupt

- 1 = Disables the Service Interrupt. Writing a "1" to this bit will not cause an interrupt.
- 0 = Enables the Service Interrupt. A Service Interrupt occurs and this bit will be set to a "1" by the hardware when:
  - Port Direction = Output (DCR Bit-5 = 0) and there are write interrupt threshold (4 characters) or more Bytes free in the FIFO.
  - Port Direction = Input (DCR Bit-5 = 1) and there are read interrupt threshold (12 characters) or more Bytes to be read from the FIFO.

#### ECR Bit-3: DMA Enable

The Parallel Port does not support DMA. Equivalent transfer speeds are obtained automatically by using PCI Bus Master "burst" transfers.

This bit should always remain set to "0".

#### ECR Bit-4: Error Interrupt Enable.

- 0 = Enable nFAULT interrupt. The nFAULT pin is used as a source of interrupts.
- 1 = Disable nFAULT interrupt.

#### ECR Bit-7-5: Mode Select

The Parallel Port can operate in several different "Modes". These three bits are used to select the desired Mode.

| Bit-7 | Bit-6 | Bit-5 | Operating Mode    |
|-------|-------|-------|-------------------|
| 0     | 0     | 0     | SPP               |
| 0     | 0     | 1     | PS/2              |
| 0     | 1     | 0     | Not used          |
| 0     | 1     | 1     | ECP               |
| 1     | 0     | 0     | EPP               |
| 1     | 0     | 1     | Not used          |
| 1     | 1     | 0     | FIFO Test         |
| 1     | 1     | 1     | Config A/B Enable |

Page 26 Rev. 2.5



#### PCI Dual UART with Printer Port

#### Mode "000"

#### SPP/Centronics/Compatibility Mode

This mode operates in the forward direction only. The DIR bit is forced to "0" and PD7-PD0 are always set to the output direction. All control signals (nSTROBE etc.) are under software control. This mode defines the protocol used by most PCs to transfer data to a printer. Data is placed on the PD7-PD0 pins and the printer status is checked via the DSR register. If no error condition is flagged and the printer is not busy, software toggles the nSTROBE pin to latch the PD7-PD0 data into the printer. The printer/peripheral acknowledges receiving the data by pulsing the nACK and BUSY pins.

#### Nibble Mode

The Nibble mode is the most common way to get reverse channel data from a printer or peripheral. This mode is usually combined with the SPP/Centronics mode to create a bi-directional channel. Printer status bits are used as Nibble bits for the reverse channel data. The same Status bits are used for each Nibble, so special handshaking is required. When both Nibbles have been received, the PC must combine them to form the intended Byte of data.

| Pin    | Data Bit |
|--------|----------|
| BUSY   | Bit-7    |
| PE     | Bit-6    |
| SLCT   | Bit-5    |
| nFAULT | Bit-4    |
| BUSY   | Bit-3    |
| PE     | Bit-2    |
| SLCT   | Bit-1    |
| nFAULT | Bit-0    |

Bit usage for Nibble Mode

#### Mode "001" PS/2, (Byte) Mode

The Byte Mode protocol is used to transfer bidirectional data via the PD7-PD0 pins. The FIFO is not used in this mode. The direction of the port is controlled with the DIR bit in the DCR register. PS/2 (Byte) Mode uses the same handshaking protocol as SPP Mode for data transfers.

#### DCR Bit-5: DIR

0 = PD7-PD0 pins are set to output mode.

1 = PD7-PD0 pins are set to input mode.

#### Mode "011"

#### Extended Capability Port "ECP" Mode

ECP Mode is an advanced mode for communication with printers or peripherals. A 16-Byte FIFO provides a high performance bi-directional communication path. The following cycle types are provided in both the forward and reverse directions:

- Data cycle
- Command cycle
- Run-Length-Encoding (RLE)
- Channel Address

Run Length Encoding (RLE) provides data compression of up to 64:1. This is particularly useful for printers and peripherals that transfer raster images with long strings of identical data. In order for RLE to be enabled, both the host and peripheral must support it.

Channel addressing allows for multiple logical devices within a single physical unit, like Scanner/FAX/Printer in one physical package.

#### PCI Dual UART with Printer Port



#### Mode "100"

#### Enhanced Parallel Port "EPP" Mode

In EPP Mode several control signals are used for different purposes than those described for the default SPP & PS/2 Modes. The nSLCTIN line is used as an "Address Strobe", and nAUTOFDX is used as the Data Strobe signal. The appropriate "Strobe" signal is automatically generated when data is read or written to one the EPP Specific registers. The nSTROBE signal is re-defined to indicate whether the current transfer is a write or read cycle. Separate I/O addresses are defined for "Data" and "Address" access, and when these locations are used handshaking is performed automatically by the chip.

#### Mode "110" FIFO Test Mode

In this mode the FIFO can be written and read, but no data will be transmitted to the printer. Whatever data is in the FIFO may be output on the PD7-PD0 pins, but no control signals will be generated to signal a transfer is to take place. All of the status Flags (FIFO Full, FIFO Empty, etc.) are operational in this mode, so the complete operation of the FIFO can be observed without actually affecting the external device.

#### Mode "111"

#### Config A/B Enable Mode

This mode must be selected whenever the Config-A or Config-B registers are accessed. The Config-A register uses the same I/O Address as the FIFO Register. Only allowing access to the Configuration Registers when this special Mode is selected prevents the two registers from interfering with each other.

#### **Mode Changes**

After a hardware reset, PS/2 mode is selected as the default mode. When changing to a different mode, it is necessary to select mode 000 or 001 first, then any other desired mode configuration.

Page 28 Rev. 2.5



### PCI Dual UART with Printer Port

#### **Electrical Characteristics**

#### **Absolute Maximum Ratings**

Supply Voltage 6 Volts

Voltage at any pin GND - 0.3 V to  $V_{\rm cc}$  + 0.3 V

Operating Temperature 0 °C to +70 °C

Storage Temperature -40 °C to +150 °C

ESD HBM (MIL-STD 883E Method 3015-7 Class 2) 2000V

ESD MM (JEDEC EIA/JEDS22 A115-A) 200V

CDM (JEDEC JEDS22 C101-A) 500V

Latch up (JESD No. 78, March 1997) 200 mA, 1.5 x Vcc

Junction Temperature (Tj) 115 °C

#### **Recommended Operating Conditions for PCI 3.3V Operation**

| Symbol | Parameter         | Min | Тур | Max | Unit | Condition |
|--------|-------------------|-----|-----|-----|------|-----------|
| Vcc    | Supply Voltage    | 3.0 | 3.3 | 3.6 | V    |           |
| Vin    | Input Voltage     | 0   |     | Vcc | V    |           |
| Icc    | Operating Current |     | 70  |     | mA   | No load   |

#### **Recommended Operating Conditions for PCI 5V Operation**

| Symbol | Parameter         | Min | Тур | Max | Unit | Condition |
|--------|-------------------|-----|-----|-----|------|-----------|
| Vcc    | Supply Voltage    | 4.5 | 5.0 | 5.5 | V    |           |
| Vin    | Input Voltage     | 0   |     | Vcc | V    |           |
| Icc    | Operating Current |     | 70  |     | mA   | No load   |

#### **General DC Characteristics**

| Symbol          | Parameter                         | Min | Тур | Max | Unit | Condition                  |
|-----------------|-----------------------------------|-----|-----|-----|------|----------------------------|
|                 | Package Dissipation               |     |     | 500 | mW   |                            |
| Ii <sub>L</sub> | Input Leakage Current             | -1  |     | 1   | μA   | No Pull-Up or<br>Pull-Down |
| Ioz             | Tri-State Leakage Current         | -10 |     | 10  | μΑ   |                            |
| Cin             | Input Capacitance                 |     | 3   |     | pF   |                            |
| Cout            | Output Capacitance                |     | 3   |     | pF   |                            |
| Cbid            | Bi-Directional Buffer Capacitance |     | 3   |     | pF   |                            |

### PCI Dual UART with Printer Port



#### **DC Electrical Characteristics (3.3V Operation)**

Ambient Temp = 0 to +70 °C,  $V_{cc}$  = 3.0 to 3.6 V, Tj = 0 to +115 °C unless otherwise specified.

| Symbol          | Parameter                                           | Min          | Тур  | Max          | Unit | Condition                                        |
|-----------------|-----------------------------------------------------|--------------|------|--------------|------|--------------------------------------------------|
| Vi <sub>L</sub> | Input Voltage (Low)                                 |              |      | 0.3 *<br>Vcc | V    | CMOS                                             |
| Vi <sub>H</sub> | Input Voltage (High)                                | 0.7 *<br>Vcc |      |              | V    | CMOS                                             |
| Vt-             | Schmitt Trigger<br>Negative-Going Threshold Voltage |              | 1.22 |              | V    | CMOS                                             |
| Vt+             | Schmitt Trigger<br>Positive-Going Threshold Voltage |              | 2.08 |              | V    | CMOS                                             |
| Vo <sub>L</sub> | Output Voltage (Low)                                |              |      | 0.4          | V    | Io <sub>L</sub> = 2 to 24<br>mA                  |
| Vo <sub>H</sub> | Output Voltage (High)                               | 2.4          |      |              | V    | IO <sub>H</sub> = 2 to 24 mA                     |
| Ri              | Input Pull-Up/Pull-Down Resistance                  |              | 75   |              | ΚΩ   | Vi <sub>L</sub> = 0V or<br>Vi <sub>H</sub> = Vcc |

Page 30 Rev. 2.5



### PCI Dual UART with Printer Port

### **DC Electrical Characteristics (5V Operation)**

Ambient Temp = 0 to +70 °C,  $V_{cc}$  = 4.75 to 5.25 V, Tj = 0 to +115 °C unless otherwise specified.

| Symbol          | Parameter                                           | Min          | Тур  | Max          | Unit | Condition                                        |
|-----------------|-----------------------------------------------------|--------------|------|--------------|------|--------------------------------------------------|
| Vi <sub>L</sub> | Input Voltage (Low)                                 |              |      | 0.3 *<br>Vcc | V    | CMOS                                             |
| Vi <sub>H</sub> | Input Voltage (High)                                | 0.7 *<br>Vcc |      |              | V    | CMOS                                             |
| Vi              | Input Voltage (Low)                                 |              |      | 0.8          | V    | TTL                                              |
| Vi <sub>H</sub> | Input Voltage (High)                                | 2.0          |      |              | V    | TTL                                              |
| Vt-             | Schmitt Trigger<br>Negative-Going Threshold Voltage |              | 1.84 |              | V    | CMOS                                             |
| Vt+             | Schmitt Trigger<br>Positive-Going Threshold Voltage |              | 3.22 |              | V    | CMOS                                             |
| Vt-             | Schmitt Trigger<br>Negative-Going Threshold Voltage |              | 1.10 |              | V    | TTL                                              |
| Vt+             | Schmitt Trigger<br>Positive-Going Threshold Voltage |              | 1.87 |              | V    | TTL                                              |
| Vo <sub>L</sub> | Output Voltage (Low)                                |              |      | 0.4          | V    | Io <sub>L</sub> = 2 to 24<br>mA                  |
| Vo <sub>H</sub> | Output Voltage (High)                               | 3.5          |      |              | V    | IO <sub>H</sub> = 2 to 24<br>mA                  |
| Ri              | Input Pull-Up/Pull-Down Resistance                  |              | 50   |              | ΚΩ   | Vi <sub>L</sub> = 0V or<br>Vi <sub>H</sub> = Vcc |

# MCS9835 PCI Dual UART with Printer Port



### **Mechanical Specifications – QFP 128**





128-Pin QFP Package Dimensions

| Cumbal |       | Milimeters | S     |
|--------|-------|------------|-------|
| Symbol | Min   | Тур        | Max   |
| Α      | -     | -          | 3.40  |
| A1     | 0.10  |            | -     |
| A2     | 2.50  |            | 2.97  |
| b      | 0.17  |            | 0.27  |
| С      | 0.09  |            | 0.23  |
| е      |       | 0.50       |       |
| L      | 0.70  |            | 1.03  |
| HD     | 23.00 |            | 23.40 |
| D      | 19.90 |            | 20.10 |
| HE     | 17.00 |            | 17.40 |
| E      | 13.90 |            | 14.10 |

Page 32 Rev 2.5



PCI Dual UART with Printer Port

#### **IMPORTANT NOTICE**

MosChip Semiconductor Technology, LTD products are not authorized for use as critical components in life support devices or systems. Life support devices are applications that may involve potential risks of death, personal injury or severe property or environmental damages. These critical components are semiconductor products whose failure to perform can be reasonably expected to cause the failure of the life support systems or device, or to adversely impact its effectiveness or safety. The use of MosChip Semiconductor Technology LTD's products in such devices or systems is done so fully at the customer risk and liability.

As in all designs and applications it is recommended that the customer apply sufficient safeguards and guard bands in both the design and operating parameters. MosChip Semiconductor Technology LTD assumes no liability for customer's applications assistance or for any customer's product design(s) that use MosChip Semiconductor Technology, LTD's products.

MosChip Semiconductor Technology, LTD warrants the performance of its products to the current specifications in effect at the time of sale per MosChip Semiconductor Technology, LTD standard limited warranty. MosChip Semiconductor Technology, LTD imposes testing and quality control processes that it deems necessary to support this warranty. The customer should be aware that not all parameters are 100% tested for each device. Sufficient testing is done to ensure product reliability in accordance with MosChip Semiconductor Technology LTD's warranty.

MosChip Semiconductor Technology, LTD believes the information in this document to be accurate and reliable but assumes no responsibility for any errors or omissions that may have occurred in its generation or printing. The information contained herein is subject to change without notice and no responsibility is assumed by MosChip Semiconductor Technology, LTD to update or keep current the information contained in this document, nor for its use or for infringement of patent or other rights of third parties. MosChip Semiconductor Technology, LTD does not warrant or represent that any license, either expressed or implied, is granted to the user.



### **Revision History**

| Revision | Changes                                                                                                                                                                                                                                                                      | Date         |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 1.0      | Initial Release                                                                                                                                                                                                                                                              | Jul-2000     |
| 2.0      | Revised Data Sheet Format                                                                                                                                                                                                                                                    | 22-May-2006  |
| 2.1      | Switched to new Page-1 Layout                                                                                                                                                                                                                                                | 1-Jun-2006   |
| 2.2      | Corrected BAUD Rate Divisor Table                                                                                                                                                                                                                                            | 21-Jun-2006  |
| 2.3      | Removed text about 5V tolerant serial and PCI interfaces                                                                                                                                                                                                                     | 25-July-2007 |
| 2.4      | Updated Features list on front page. Updated descriptions of 6XCLK, 3XCLK, ACLK, and BCLK pins. Added EEPROM contents, EEPROM Configuration Data Values, and Subsystem ID Values tables. Updated DC Electrical Characteristics section Package dimensions in inches removed. | 31-July-2007 |
| 2.5      | Mechanicals dimensions updated                                                                                                                                                                                                                                               | 20-May-2009  |

34 Rev2.5