## **Bridgetek Pte Ltd** # BT815/6 Advanced Embedded Video Engine ### **Datasheet** The BT81X Series is an easy-to-use graphic controllers targeted at embedded applications to generate high-quality Human Machine Interfaces (HMIs). It has the following features: - Advanced Embedded Video Engine (EVE) with high resolution graphics and video playback - BT815/6 functionality includes graphic control, audio control, and touch control interface. - Support multiple widgets for simplified design implementation - Built-in graphics operations allow users with little expertise to create high-quality displays - Support Adaptive Scalable Texture Compression (ASTC) format to save considerable memory space for larger fonts and graphics images - Support external QSPI NOR flash up to 2Gbit to store and fetch graphic elements (image, font, widget etc.) - Support 4-wire resistive touch screen (BT816) - Support capacitive touch screen with up to 5 touch point detection (BT815) - Hardware engine can recognize touch tags and track touch movement. Provides notification for up to 255 touch tags. - Enhanced sketch processing - Built-in 12MHz crystal oscillator with PLL providing programmable system clock up to 72MHz - Support crystal-less operation with internal relaxation clock source - Video RGB parallel output; configurable to support PCLK up to 72MHz and R/G/B output of 1 to 8 bits - Programmable timing to adjust HSYNC and VSYNC timing, enabling interface to numerous displays - Support landscape and portrait orientations - Display Enable control output to LCD panel - Integrated 1MByte graphics RAM, no frame buffer RAM required - Support playback of motion-JPEG encoded AVI videos - Mono audio channel output with Sigma-delta modulation - Built-in sound synthesizer - Audio wave playback for mono 8-bit linear PCM, 4-bit ADPCM and μ-Law coding format at sampling frequencies from 8 kHz to 48 kHz. Built-in digital filter reduces the system design complexity of external filtering - PWM output for display backlight dimming control - Advanced object-oriented architecture enables low cost MPU/MCU as system host using SPI interfaces - Support SPI data lines in single, dual, or quad mode; SPI clock up to 30MHz - Power mode control allows the chip to be put in power down, sleep, and standby states - Supports I/O voltage from 1.8V to 3.3V - Internal voltage regulator supplies 1.2V to the digital core - Built-in Power-on-reset circuit - -40°C to 85°C extended operating temperature range - Available in a compact Pb-free, VQFN-64 package, RoHS compliant Neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted, or reproduced in any material or electronic form without the prior written consent of the copyright holder. This product and its documentation are supplied on an as-is basis and no warranty as to their suitability for any particular purpose is either made or implied. Bridgetek Pte Ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. Your statutory rights are not affected. This product or any variant of it is not intended for use in any medical appliance, device, or system in which the failure of the product might reasonably be expected to result in personal injury. This document provides preliminary information that may be subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Bridgetek Pte Ltd, 178 Paya Lebar Road, #07-03, Singapore 409030. Singapore Registered Company Number: 201542387H Document No.: BRT\_000220 Clearance No.: BRT#126 ## 1 Typical Applications - Point of Sales Machines - Multi-function Printers - Instrumentation - Home Security Systems - Graphic touch pad remote, dial pad - Tele / Video Conference Systems - Phones and Switchboards - Medical Appliances - Blood Pressure displays - Heart monitors - Glucose level displays - Breathalyzers - Gas chromatographs - · Power meter - · Home appliance devices - Set-top box - Thermostats - Sprinkler system displays - Medical Appliances - GPS / Satnav - Vending Machine Control Panels - Elevator Controls - .....and many more #### 1.1 Part Numbers | Part Number | Description | Package | |-------------|---------------------------------------------------------|-----------------------------------------| | BT815Q-x | EVE3 with ASTC and external NOR flash, capacitive touch | 64 Pin VQFN, body 9 x 9 mm, pitch 0.5mm | | BT816Q-x | EVE3 with ASTC and external NOR flash, resistive touch | 64 Pin VQFN, body 9 x 9 mm, pitch 0.5mm | Table 1- BT815/6 Embedded Video Engine Part Numbers **Note:** Packaging codes for x is: -R: Taped and Reel (3000 pcs per reel) -T: Tray packing (260 pcs per tray) For example: BT815Q-R is 3000 VQFN pieces in taped and reel packaging ### 2 Block Diagram Figure 2-1 BT815/6 Advanced Embedded Video Engine Block Diagram For a description of each function please refer to Section 4. Figure 2-2 BT815/6 System Design Diagram BT815/6 with EVE (Embedded Video Engine) technology simplifies the system architecture for advanced human machine interfaces (HMIs) by providing support for display, audio, and touch as well as an object-oriented architecture approach that extends from display creation to the rendering of the graphics. ## **Table of Contents** | 1 Ty <sub>l</sub> | pical Applications | 2 | |-------------------|-------------------------------------|----| | 1.1 Pa | art Numbers | 2 | | 2 Blo | ock Diagram | 3 | | | vice Pin Out and Signal Description | | | | T815 VQFN-64 Package Pin Out | | | | T816 VQFN-64 Package Pin Out | | | | in Description | | | | | | | | nctional Description | | | _ | uad SPI Host Interface | | | 4.1.1 | QSPI Interface | | | 4.1.2 | Serial Data Protocol | | | 4.1.3 | Host Memory Read | | | 4.1.4 | Host Memory Write | | | 4.1.5 | Host Command | | | 4.1.6 | Interrupts | | | 4.2 Sy | ystem Clock | | | 4.2.1 | Clock Source | | | 4.2.2 | Phase Locked Loop | 19 | | 4.2.3 | Clock Enable | | | 4.2.4 | Clock Frequency | | | 4.3 G | raphics Engine | 20 | | 4.3.1 | Introduction | 20 | | 4.3.2 | ASTC | 21 | | 4.3.3 | ROM and RAM Fonts | 21 | | 4.4 SI | PI NOR Flash Interface | 25 | | 4.5 Pa | arallel RGB Interface | 25 | | 4.6 M | iscellaneous Control | 27 | | 4.6.1 | Backlight Control Pin | | | 4.6.2 | DISP Control Pin | | | 4.6.3 | General Purpose IO pins | | | 4.6.4 | Pins Drive Current Control | | | 4.7 A | udio Engine | 28 | | 4.7.1 | Sound Synthesizer | | | 4.7.2 | Audio Playback | | | | | | | 4.8 To | ouch-Screen Engine | 31 | |--------|--------------------------------------|----| | 4.8.1 | Resistive Touch Control | 31 | | 4.8.2 | Capacitive Touch Control | 32 | | 4.8.3 | Compatibility Mode | 32 | | 4.8.4 | Extended Mode | 33 | | 4.8.5 | Short-Circuit Protection | 33 | | 4.8.6 | Capacitive Touch Configuration | 33 | | 4.8.7 | Host Driven Multi-Touch | | | 4.8.8 | Touch Detection in none-ACTIVE State | 35 | | 4.9 P | ower Management | 35 | | 4.9.1 | Power Supply | | | 4.9.2 | Internal Regulator and POR | | | 4.9.3 | Power Modes | | | 4.9.4 | Reset and Boot-up Sequence | | | 4.9.5 | Pin Status at Different Power States | | | 5 Me | mory Map | 39 | | 5.1 R | egisters | 39 | | 5.2 Cl | hip ID | 42 | | 6 De | vices Characteristics and Ratings | 43 | | 6.1 A | bsolute Maximum Ratings | 43 | | | SD and Latch-up Specifications | | | | C Characteristics | | | | C Characteristics | | | 6.4.1 | System Clock and Reset | | | 6.4.2 | SPI Interface Timing | | | 6.4.3 | RGB Interface Timing | | | 7 Ap | plication Examples | 47 | | - ' | · • | | | | ckage Parameters | | | | art Markings | | | 8.1.1 | Top Side | | | 8.1.2 | Bottom Side | | | | QFN-64 Package Dimensions | | | 8.3 S | older Reflow Profile | 50 | | 9 Co | ntact Information | 52 | | Append | lix A – References | 53 | | Document References | 53 | |-----------------------------------------|----| | Acronyms and Abbreviations | 53 | | Appendix B - List of Figures and Tables | 55 | | List of Figures | 55 | | List of Tables | 55 | | Appendix C - Revision History | 57 | ### 3 Device Pin Out and Signal Description ### 3.1 BT815 VQFN-64 Package Pin Out Figure 3-1 Pin Configuration BT815 VQFN-64(Top View) ### 3.2 BT816 VQFN-64 Package Pin Out Figure 3-2 Pin Configuration BT816 VQFN-64 (Top View) ## 3.3 Pin Description | Pin Number | | | | | | | |------------|-------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BT815 | BT816 | Pin Name | Туре | Description | | | | 1 | 1 | R0 | 0 | Bit 0 of Red RGB signals Powered from pin VCCIO2 | | | | 2 | 2 | VCC1V2 | Р | 1.2V digital core supply. Connect to VOUT1V2 pin. | | | | 3 | 3 | SCK | I | SPI clock input<br>Powered from pin VCCIO1 | | | | 4 | 4 | MISO | I/O | SPI Single mode: SPI MISO output<br>SPI Dual/Quad mode: SPI data line 1<br>Powered from pin VCCIO1 | | | | 5 | 5 | MOSI | I/O | SPI Single mode: SPI MOSI input<br>SPI Dual/Quad mode: SPI data line 0<br>Powered from pin VCCIO1 | | | | 6 | 6 | CS_N | I | SPI slave select input Powered from pin VCCIO1 | | | | 7 | 7 | GPIO0/IO2 | I/O | SPI Single/Dual mode: General purpose IO 0 SPI Quad mode: SPI data line 2 Powered from pin VCCIO1 | | | | 8 | 8 | GPIO1/IO3 | I/O | SPI Single/Dual mode: General purpose IO 1<br>SPI Quad mode: SPI data line 3<br>Powered from pin VCCIO1 | | | | 9 | 9 | VCCIO1 | Р | I/O power supply for host interface pins. Support 1.8V, 2.5V or 3.3V. | | | | 10 | 10 | GPIO2 | I/O | General purpose IO 2<br>Powered from pin VCCIO1 | | | | 11 | 11 | INT_N | OD/O | Interrupt to host, open drain output(default) or push-<br>pull output, active low | | | | 12 | 12 | PD_N | I | Chip power down mode control input, active low. Connect to MCU GPIO for power management or hardware reset function or pulled up to VCCIO1 through $47k\Omega$ resistor and $100nF$ to ground. Powered from pin VCCIO1 | | | | 13 | 13 | GPIO3 | I/O | General purpose IO 3 Powered from pin VCCIO1 | | | | 14 | 14 | SPIM_SCLK | 0 | SPI flash clock output line<br>Powered from pin VCCIO3 | | | | 15 | 15 | SPIM_SS_N | 0 | SPI flash chip select output line Powered from pin VCCIO3 | | | | 16 | 16 | SPIM_MOSI | I/O | SPI flash MOSI line | | | | 17 | 17 | VCCIO3 | Р | Powered from pin VCCIO3 I/O power supply for SPIM pins. Support 1.8V, 2.5V or 3.3V. VCCIO3 can be connected to different voltage with VCCIO1 or VCCIO2. | | | | 18 | 18 | SPIM_MISO | I/O | SPI flash MISO line<br>Powered from pin VCCIO3 | | | | 19 | 19 | SPIM_IO2 | I/O | SPI flash IO2 line Powered from pin VCCIO3 | | | | 20 | 20 | SPIM_IO3 | I/O | SPI flash IO3 line Powered from pin VCCIO3 | | | | 21 | 21 | X1/CLK | I | Crystal oscillator or clock input 3.3V peak input allowed. Powered from pin VCC. | | | | 22 | 22 | X2 | 0 | Crystal oscillator output Powered from pin VCC. | | | | 23 | 23 | GND | Р | Ground | | | | 24 | 24 | VCC | Р | 3.3V power supply input. | | | | 25 | 25 | VOUT1V2 | Р | 1.2V regulator output pin. Connect a 4.7uF decoupling capacitor to GND. | | | | 26 | 26 | AUDIO_L | 0 | Audio Sigma-delta output Powered from pin VCCA | | | | Pin Number | | | _ | Description | | | |------------|-------|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--| | BT815 | BT816 | Pin Name | Туре | Description | | | | 27 | 27 | VCCA | Р | 3.3V power supply input. | | | | 28 | 28 | VCCIO2 | Р | I/O power supply for RGB and touch pins. Supports 1.8V, 2.5V or 3.3V. VCCIO2 can be connected to different voltage with VCCIO1 or VCCIO3. | | | | - | 29 | XP | AI/O | Connect to X right electrode of 4-wire resistive touch-<br>screen panel.<br>Powered from pin VCCIO2. | | | | - | 30 | YP | AI/O | Connect to Y top electrode of 4-wire resistive touch-<br>screen panel.<br>Powered from pin VCCIO2. | | | | - | 31 | XM | AI/O | Connect to X left electrode of 4-wire resistive touch-<br>screen panel.<br>Powered from pin VCCIO2. | | | | - | 32 | YM | AI/O | Connect to Y bottom electrode of 4-wire resistive touch-screen panel. Powered from pin VCCIO2. | | | | 29 | - | CTP_RST_N | 0 | Connect to reset pin of the CTPM. Powered from pin VCCIO2. | | | | 30 | - | CTP_INT_N | I/O | Connect to interrupt pin of the CTPM. Powered from pin VCCIO2. | | | | 31 | - | CTP_SCL | I/OD | Connect to I2C SCL pin of the CTPM. Powered from pin VCCIO2. | | | | 32 | - | CTP_SDA | I/OD | Connect to I2C SDA pin of the CTPM. Powered from pin VCCIO2. | | | | 33 | 33 | GND | Р | Ground | | | | 34 | 34 | BACKLIGHT | 0 | LED Backlight brightness PWM control signal. Powered from pin VCCIO2. | | | | 35 | 35 | DE | 0 | LCD Data Enable. Powered from pin VCCIO2. | | | | 36 | 36 | VSYNC | 0 | LCD Vertical Sync. Powered from pin VCCIO2. | | | | 37 | 37 | HSYNC | 0 | LCD Horizontal Sync. Powered from pin VCCIO2. | | | | 38 | 38 | DISP | 0 | LCD Display Enable. Powered from pin VCCIO2. | | | | 39 | 39 | PCLK | 0 | LCD Pixel Clock. Powered from pin VCCIO2. | | | | 40 | 40 | В7 | 0 | Bit 7 of Blue RGB signals. Powered from pin VCCIO2. | | | | 41 | 41 | B6 | 0 | Bit 6 of Blue RGB signals. Powered from pin VCCIO2. | | | | 42 | 42 | B5 | 0 | Bit 5 of Blue RGB signals. | | | | 43 | 43 | B4 | 0 | Powered from pin VCCIO2. Bit 4 of Blue RGB signals. | | | | 44 | 44 | В3 | 0 | Powered from pin VCCIO2. Bit 3 of Blue RGB signals. | | | | | | | | Powered from pin VCCIO2. Bit 2 of Blue RGB signals. | | | | 45 | 45 | B2 | 0 | Powered from pin VCCIO2. Bit 1 of Blue RGB signals. | | | | 46 | 46 | B1 | 0 | Powered from pin VCCIO2. | | | | 47 | 47 | В0 | 0 | Bit 0 of Blue RGB signals. Powered from pin VCCIO2. | | | | 48 | 48 | GND | Р | Ground | | | | 49 | 49 | G7 | 0 | Bit 7 of Green RGB signals. Powered from pin VCCIO2. | | | | 50 | 50 | G6 | 0 | Bit 6 of Green RGB signals. Powered from pin VCCIO2. | | | | 51 | 51 | G5 | 0 | Bit 5 of Green RGB signals. Powered from pin VCCIO2. | | | | 52 | 52 | G4 | 0 | Bit 4 of Green RGB signals. Powered from pin VCCIO2. | | | | 53 | 53 | G3 | 0 | Bit 3 of Green RGB signals. | | | Document No.: BRT\_000220 Clearance No.: BRT#126 | Pin Number | | Pin Name Type | | Description | | | |------------|-------|---------------|---|------------------------------------------------------|--|--| | BT815 | BT816 | Pin Name Type | | Description | | | | | | | | Powered from pin VCCIO2. | | | | 54 | 54 | G2 | 0 | Bit 2 of Green RGB signals. Powered from pin VCCIO2. | | | | 55 | 55 | G1 | 0 | Bit 1 of Green RGB signals. Powered from pin VCCIO2. | | | | 56 | 56 | G0 | 0 | Bit 0 of Green RGB signals. Powered from pin VCCIO2. | | | | 57 | 57 | VCC1V2 | Р | 1.2V digital core supply. Connect to VOUT1V2 pin. | | | | 58 | 58 | R7 | 0 | Bit 7 of Red RGB signals. Powered from pin VCCIO2. | | | | 59 | 59 | R6 | 0 | Bit 6 of Red RGB signals. Powered from pin VCCIO2. | | | | 60 | 60 | R5 | 0 | Bit 5 of Red RGB signals. Powered from pin VCCIO2. | | | | 61 | 61 | R4 | 0 | Bit 4 of Red RGB signals. Powered from pin VCCIO2. | | | | 62 | 62 | R3 | 0 | Bit 3 of Red RGB signals. Powered from pin VCCIO2. | | | | 63 | 63 | R2 | 0 | Bit 2 of Red RGB signals. Powered from pin VCCIO2. | | | | 64 | 64 | R1 | 0 | Bit 1 of Red RGB signals<br>Powered from pin VCCIO2 | | | | EP | EP | GND | Р | Ground. Exposed thermal pad. | | | Table 3-1 BT815/6 Pin Description #### Note: P : Power or ground I : InputO : Output OD: Open drain output I/O: Bi-direction Input and Output AI/O: Analog Input and Output ### **4 Functional Description** The BT815/6 is a single chip, embedded video controller with the following functional blocks: - · Quad SPI Host Interface - · Quad SPI Flash Interface - System Clock - · Graphics Engine - Parallel RGB video interface - Audio Engine - Touch-screen support and interface (Resistive = BT816 / Capacitive BT815) - Power Management The functions for each block are briefly described in the following subsections. ### 4.1 Quad SPI Host Interface The BT815/6 uses a quad serial peripheral interface (QSPI) to communicate with host microcontrollers and microprocessors. #### 4.1.1 QSPI Interface The QSPI slave interface operates up to 30MHz. Only SPI mode 0 is supported. Refer to section 6.4.2 for detailed timing specification. The QSPI can be configured as a SPI slave in SINGLE, DUAL or QUAD channel modes. By default, the SPI slave operates in the SINGLE channel mode with MOSI as input from the master and MISO as output to the master. DUAL and QUAD channel modes can be configured through the SPI slave itself. To change the channel modes, write to register REG\_SPI\_WIDTH. The table below depicts the setting. | REG_SPI_WIDTH[1:0] | Channel Mode | Data pins | Max bus speed | |--------------------|-----------------------|----------------------|---------------| | 00 | SINGLE – default mode | MISO, MOSI | 30 MHz | | 01 | DUAL | MOSI, MISO | 30 MHz | | 10 | QUAD | MOSI, MISO, IO2, IO3 | 30 MHz | | 11 | Reserved | - | - | **Table 4-1 QSPI Channel Selection** With DUAL/QUAD channel modes, the SPI data ports are now unidirectional. In these modes, each SPI transaction (signified by CS\_N going active low) will begin with the data ports set as inputs. Hence, for writing to the BT815/6, the protocol will operate as in FT800, with "WR-Command/Addr2, Addr1, Addr0, DataX, DataY, DataZ ..." The write operation is considered complete when CS\_N goes inactive high. For reading from the BT815/6, the protocol will still operate as in FT800, with "RD-Command/Addr2, Addr1, Addr0, Dummy-Byte, DataX, DataY, DataZ". However, as the data ports are now unidirectional, a change of port direction will occur before DataX is clocked out of the BT815/6. Therefore, it is important that the firmware controlling the SPI master changes the SPI master data port direction to "input" after transmitting Addr0. The BT815/6 will not change the port direction till it starts to clock out DataX. Hence, the Dummy-Byte cycles will be used as a change-over period when neither the SPI master nor slave will be driving the bus; the data paths thus must have pull-ups/pull-downs. The SPI slave from the BT815/6 will reset all its data ports' direction to input once CS\_N goes inactive high (i.e., at the end of the current SPI master transaction). The diagram depicts the behaviour of both the SPI master and slave in the master read case. Figure 4-1 SPI Master and Slave in the Master Read Case In the DUAL channel mode, MISO (MSB) and MOSI are used while in the QUAD channel mode. IO3 (MSB), IO2, MISO and MOSI are used. Figure 4-2 illustrates a direct connection to a 1.8-3.3V IO MPU/MCU with single or dual SPI interface. Figure 4-3 illustrates a direct connection to a 1.8-3.3V IO MPU/MCU with Quad SPI interface. Figure 4-2 Single/Dual SPI Interface connection Figure 4-3 Quad SPI Interface connection #### 4.1.2 Serial Data Protocol The BT815/6 appears to the host MPU/MCU as a memory-mapped SPI device. The host communicates with the BT815/6 using reads and writes to a large (4 megabyte) address space. Within this address space are dedicated areas for graphics, audio, and touch control. Refer to section 5 for the detailed memory map. The host reads and writes the BT815/6 address space using SPI transactions. These transactions are memory read, memory write, and command write. Serial data is sent by the most significant bit first. Each transaction starts with CS\_N goes low and ends when CS\_N goes high. There's no limit on data length within one transaction, as long as the memory address is continuous. #### 4.1.3 Host Memory Read For SPI memory read transactions, the host sends two zero bits, followed by the 22-bit address. This is followed by a dummy byte. After the dummy byte, the BT815/6 responds to each host byte with read data bytes. **Table 4-2 Host Memory Read Transaction** #### 4.1.4 Host Memory Write For SPI memory write transactions, the host sends a '1' bit and '0' bit, followed by the 22-bit address. This is followed by the write data. **Table 4-3 Host Memory Write Transaction** #### 4.1.5 Host Command When sending a command, the host transmits a 3-byte command. Table 4-5 Host Command List lists all the host command functions. For SPI command transactions, the host sends a '0' bit and '1' bit, followed by the 6-bit command code. The 2<sup>nd</sup> byte can be either 00h, or the parameter of that command. The 3<sup>rd</sup> byte is fixed at 00h. All SPI commands except the system reset can only be executed when the SPI is in the Single channel mode. They will be ignored when the SPI is in either Dual or Quad channel mode. Some commands are used to configure the device and these configurations will be reset upon receiving the SPI PWRDOWN command, except those that configure the pin state during power down. These commands will be sticky unless reconfigured or power-on-reset (POR) occurs. | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | |---|---------------------------|---|---|--|-------|----------|---|---|----------------------| | 0 | 1 | | | | Comma | nd [5:0] | | | 1 <sup>st</sup> Byte | | | Parameter for the command | | | | | | | | 2 <sup>nd</sup> Byte | | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 3 <sup>rd</sup> Byte | **Table 4-4 Host Command Transaction** | 1st Byte | 2nd byte | 3rd byte | Command | Description | |-----------|-----------|-----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------| | | | | <b>Power Modes</b> | | | 00000000b | 00000000Ь | 00000000Ь | 00h<br>ACTIVE | Switch from Standby/Sleep/PWRDOWN modes to active mode. Dummy memory read from address 0(read twice) generates ACTIVE command. | | 01000001b | 00000000b | 00000000b | 41h<br>STANDBY | Put BT815/6 core to standby mode.<br>Clock gate off, PLL and Oscillator<br>remain on (default). ACTIVE command | | | | | | Occument No.: BRT_000220 Clearance No.: BRT#126 | | | | |------------------------|-----------|-----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1st Byte | 2nd byte | 3rd byte | Command | Description | | | | | | | | | to wake up. | | | | | 01000010b | 00000000b | 00000000b | 42h<br>SLEEP | Put BT815/6 core to sleep mode. Clock gate off, PLL and Oscillator off. ACTIVE command to wake up. | | | | | 01000011b<br>01010000b | 00000000Ь | 00000000ь | 43h/50h<br>PWRDOWN | Switch off 1.2V core voltage to the digital core circuits. Clock, PLL and Oscillator off. SPI is alive. ACTIVE command to wake up. | | | | | | | C | lock and Rese | | | | | | 01000100b | 00000000b | 00000000Ь | 44h<br>CLKEXT | Select PLL input from external crystal oscillator or external input clock. No effect if external clock is already selected, otherwise a system reset will be generated | | | | | 01001000b | 00000000ь | 00000000Ь | 48h<br>CLKINT | Select PLL input from internal relaxation oscillator (default). No effect if internal clock is already selected, otherwise a system reset will be generated | | | | | 01100001b<br>01100010b | xx | 00000000Ь | 61h/62h<br>CLKSEL | Select the system clock frequency. Note that software shall also update the register value for REG_FREQUENCY to align with system clock selected. This command will only be effective when the PLL is stopped (SLEEP mode). For compatibility to FT800/FT801, set Byte2 to 0x00. This will set the PLL clock back to default (60 MHz). Byte2 sets the clock frequency [5:0] O Set to default clock speed 1 Reserved 2 to 6 2 to 6 times the osc frequency (i.e., 24 to 72MHz with 12MHz oscillator) Byte2 sets the PLL range [7:6] O When Byte2[5:0] = 0, 2, 3 1 When Byte2[5:0] = 4, 5, 6 | | | | | 01101000b | 00000000b | 00000000Ь | 68h<br>RST_PULSE | Send reset pulse to BT815/6 core. The behaviour is the same as POR except those settings done through SPI commands will not be affected | | | | | | | | Configuration | | | | | | 01110000b | XX | 00000000ь | 70h<br>PINDRIVE | This will set the drive strength for various pins. For FT800/FT801 | | | | | 1st Byte | 2nd byte | 3rd byte | Command | | Description | ance No.: BRT#126 | |----------|----------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------| | | | | | compatibility, by default those setting are from the GPIO registers. BT815/ supports setting the drive strength v SPI command instead. | | those settings<br>sters. BT815/6 | | | | | | When PINDRIVE for a pin from the SPI command is not updated, the drive strength will be determined by its corresponding GPIO register bits if they exist. If they don't exist, a hard coded setting is used. Please refer to Table 4-21 for default values. | | | | | | | | command is | updated, it | n from the SPI<br>will override<br>g in the GPIO | | | | | | Byte2 determ setting are to | | pin, and the | | | | | | Byte2[1:0]<br>strength. | determine | the drive | | | | | | For pins R[7:0]/G[7:0]/B[7:0]/PCLK/DISP/HSY NC/VSYNC/DE/BACKLIGHT: | | | | | | | | Byte2[1:0] | Drive Stre | ength | | | | | | 0h | 1.2mA | | | | | | | 1h | 2.4mA | | | | | | | 2h | 3.6mA | | | | | | | 3h | 4.8mA | | | | | | | For all other p | oins: | | | | | | | Byte2[1:0] | Drive Stre | ength | | | | | | 0h | 5mA | | | | | | | 1h | 10mA | | | | | | | 2h | 15mA | | | | | | | 3h | 20mA | | | | | | | Byte2[7:2] determine which pin/pin group to set: | | | | | | | | Byte2 Pin / Pin Group [7:2] | | | | | | | | 00h GF | PIO 0 | | | 1st Byte | 2nd byte | 3rd byte | Command | | | Description | | | | |-----------|----------|-----------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------|--|--|--| | | | | | | 01h | GPIO 1 | | | | | | | | | | 02h | GPIO 2 | | | | | | | | | | 03h | GPIO 3 | | | | | | | | | | 04-07h | Reserved | | | | | | | | | | 08h | DISP | | | | | | | | | | 09h | DE | | | | | | | | | | 0Ah | VSYNC / HSYNC | | | | | | | | | | 0Bh | PCLK | | | | | | | | | | 0Ch | BACKLIGHT | | | | | | | | | | 0Dh | R[7:0], G[7:0], B[7:0] | | | | | | | | | | 0Eh | AUDIO_L | | | | | | | | | | 0Fh | INT_N | | | | | | | | | | 10h | CTP_RST_N | | | | | | | | | | 11h | CTP_SCL | | | | | | | | | | 12h | CTP_SDA | | | | | | | | | | 13h | SPI MISO/MOSI/IO2/IO3 | | | | | | | | | | 14h | SPIM_SCLK | | | | | | | | | | 15h | SPIM_SS_N | | | | | | | | | | 16h | SPIM_MISO | | | | | | | | | | 17h | SPIM_MOSI | | | | | | | | | | 18h | SPIM_IO2 | | | | | | | | | | 19h | SPIM_IO3 | | | | | | | | | | Others | Reserved | | | | | | | | | Note: GPIO0 shares the same pin as SPI IO2 and GPIO1 with SPI IO3. When SPI is set in Quad mode, IO2 and IO3 will inherit the drive strength set in GROUP 13h; otherwise GPIO0 and GPIO1 will inherit the drive strength from GROUP 00h and 01h respectively. | | | | | | | 01110001b | xx | 00000000Ь | 71h<br>PIN_PD_STA | During power down, all output and | | | | | | | 1st Byte | 2nd byte | 3rd byte | Command | ı | Description | | | |----------|----------|----------|---------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | TE | refer to Tabl<br>power down s | e 4-21 for their default tate. | | | | | | | | during power<br>normal operat<br>configuration<br>other configui<br>to default va | down and will not affect down and will not affect down. Also note that these bits are sticky and, unlike ration bits, will not reset lues upon exiting power DR will reset them. | | | | | | | | Byte2 determ setting are to | ines which pin, and the be updated. | | | | | | | | Byte2[1:0] determine the pin state. | | | | | | | | | Byte2 [1:0] Pin Setting | | | | | | | | | 0h | Float | | | | | | | | 1h | Pull-Down | | | | | | | | 2h | Pull-Up | | | | | | | | 3h Reserved | | | | | | | | | Byte2[7:2] determine which pin/pin group to set. | | | | | | | | | Please refer to the table in command PINDRIVE entry. | | | | Table 4-5 Host Command List **Note:** Any command code not specified is reserved and should not be used by the software. #### 4.1.6 Interrupts The interrupt output pin is enabled by REG\_INT\_EN. When REG\_INT\_EN is 0, INT\_N is tri-state (pulled to high by external pull-up resistor). When REG\_INT\_EN is 1, INT\_N is driven low when any of the interrupt flags in REG\_INT\_FLAGS are high, after masking with REG\_INT\_MASK. Writing a '1' in any bit of REG\_INT\_MASK will enable the corresponding interrupt. Each bit in REG\_INT\_FLAGS is set by a corresponding interrupt source. REG\_INT\_FLAGS is readable by the host at any time and clears when read. The INT\_N pin is open-drain (OD) output by default. It can be configured to push-pull output by register REG\_GPIOX. | Bit | 7 | 6 | 5 | 4 | |-------------------|------------------------------------|-------------------------------|--------------------|----------------------------| | Interrupt Sources | CONVCOMPLETE | CMDFLAG | CMDEMPTY | PLAYBACK | | Conditions | Touch-screen conversions completed | Command FIFO flag | Command FIFO empty | Audio playback<br>ended | | Bit | 3 | 2 | 1 | 0 | | Interrupt Sources | SOUND | TAG | TOUCH | SWAP | | Conditions | Sound effect ended | Touch-screen tag value change | touch detected | Display list swap occurred | **Table 4-6 Interrupt Flags bit assignment** ### 4.2 System Clock #### 4.2.1 Clock Source The BT815/6 can be configured to use any of the three clock sources for system clock: - Internal relaxation oscillator clock (default) - External 12MHz crystal - External 12MHz square wave clock Figure 4-4, Figure 4-5 and Figure 4-6 show the pin connections for these clock options. Figure 4-4 Internal relaxation oscillator connection Figure 4-5 Crystal Oscillator Connection Figure 4-6 External Clock Input ### 4.2.2 Phase Locked Loop The internal PLL takes an input clock from the oscillator, and generates clocks to all internal circuits, including the graphics engine, audio engine and touch engine. Document No.: BRT\_000220 Clearance No.: BRT#126 #### 4.2.3 Clock Enable At power-on the BT815/6 is in sleep mode. The internal relaxation oscillator is selected for the PLL clock source. The system clock will be enabled when the following step is executed: • Host sends an "ACTIVE" command If the application chooses to use the external clock source (12MHz crystal or clock), the following steps shall be executed: - Host sends a "CLKEXT" command - Host sends an "ACTIVE" command #### 4.2.4 Clock Frequency By default, the system clock is running at 60MHz when the input clock is 12MHz. The host is allowed to switch the system clock to other frequencies (72MHz, 48MHz, 36MHz, and 24MHz) by the host command "CLKSEL". The clock switching command shall be sent in SLEEP mode only. After the chip is put into Active mode, software shall update the REG\_FREQUENCY value to align with the chosen system clock frequency by CLKSEL command, if the default 60MHz is changed. When using the internal relaxation oscillator, its clock frequency is trimmed to be 12MHz at factory. Software is allowed to change the frequency to a lower value by programming the register REG\_TRIM. Note that software shall not change the internal oscillator frequency to be higher than 12MHz. ### 4.3 Graphics Engine #### 4.3.1 Introduction The graphics engine executes the display list once for every horizontal line. It executes the primitive objects in the display list and constructs the display line buffer. The horizontal pixel content in the line buffer is updated if the object is visible at the horizontal line. Main features of the graphics engine are: - The primitive objects supported by the graphics processor are lines, points, rectangles, bitmaps (comprehensive set of formats), text display, plotting bar graph, edge strips, and line strips, etc. - Operations such as stencil test, alpha blending and masking are useful for creating a rich set of effects such as shadows, transitions, reveals, fades, and wipes. - Anti-aliasing of the primitive objects (except bitmaps) gives a smoothing effect to the viewer. - Bitmap transformations enable operations such as translate, scale, and rotate. - Display pixels are plotted with 1/16<sup>th</sup> pixel precision. - Four levels of graphics states - Tag buffer detection The graphics engine also supports customized built-in widgets and functionalities such as ASTC decode, jpeg decode, screen saver, calibration etc. The graphics engine interprets commands from the MPU host via a 4 Kbyte FIFO in the BT815/6 memory at RAM\_CMD. The MPU/MCU writes commands into the FIFO, and the graphics engine reads and executes the commands. The MPU/MCU updates the register REG\_CMD\_WRITE to indicate that there are new commands in the FIFO, and the graphics engine updates REG\_CMD\_READ after commands have been executed. Main features supported are: - Drawing of widgets such as buttons, clock, keys, gauges, text displays, progress bars, sliders, toggle switches, dials, gradients, etc. - JPEG and motion-JPEG decode - Inflate functionality (zlib inflate is supported) - Timed interrupt (generate an interrupt to the host processor after a specified number of milliseconds) Document No.: BRT\_000220 Clearance No.: BRT#126 - In-built animated functionalities such as displaying logo, calibration, spinner, screen saver and sketch - Snapshot feature to capture the current graphics display For a complete list of graphics engine display commands and widgets refer to BT81X Series Programming Guide, Chapter 4. #### 4.3.2 ASTC ASTC stands for Adaptive Scalable Texture Compression, an open standard developed by ARM for use in mobile GPUs. ASTC is a block-based lossy compression format. The compressed image is divided into a number of blocks of uniform size, which makes it possible to quickly determine which block a given texel resides in. Each block has a fixed memory footprint of 128 bits, but these bits can represent varying numbers of texels (the block footprint). Block footprint sizes are not confined to powers-of-two and are also not confined to be square. For 2D formats the block dimensions range from 4 to 12 texels. Using ASTC for the large ROM fonts can save considerable space. Encoding the four largest fonts in ASTC 8x8 formats gives no noticeable loss in quality and reduces the ROM size from 1 MByte to about 640 Kbytes. #### 4.3.3 ROM and RAM Fonts The BT815/6 has built in ROM character bitmaps as font metrics. The graphics engine can use these metrics when drawing text fonts. There are a total of 19 ROM fonts, numbered with font handle 16-34. Fonts 31-34 are large ROM fonts encoded in ASTC 8x8 format. The user can define and load customized font metrics into RAM\_G or external flash, making it possible to support a full range of Unicode characters with UTF-8 coding points. Each ROM font metric block has a 148-byte font table which defines the parameters of the font and the pointer of font image. The font table format is shown in Table 4-7. | Address Offset | Size(byte) | Parameter Description | |----------------|------------|----------------------------------------------| | 0 | 128 | width of each font character, in pixels | | 128 | 4 | font bitmap format, for example L1, L4 or L8 | | 132 | 4 | font line stride, in bytes | | 136 | 4 | font width, in pixels | | 140 | 4 | font height, in pixels | | 144 | 4 | pointer to font image data in memory | **Table 4-7 Font Table Format** The ROM fonts are stored in the memory space ROM\_FONT. The ROM font table is also stored in the ROM. The starting address of the ROM font table for font index 16 is stored at ROM\_FONT\_ADDR, with other font tables following. The ROM font table and individual character width (in pixel) are listed in Table 4-8, Table 4-9 and Table 4-10. Font index 16, 18 and 20-31 are for basic ASCII characters (code 0-127), while font index 17 and 19 are for Extended ASCII characters (code 128-255). The character width for font index 16 through 19 is fixed at 8 pixels for any of the ASCII characters. | Font Index | 1 | 1 | 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | 3 | 3 | 3 | 3 | |---------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | 1 Olic Illuex | 6 | 7 | 8 | 9 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 0 | 1 | 2 | 3 | 4 | | Font format | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | L | | Font format | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | Line stride | 1 | 1 | 1 | 1 | 2 | 2 | 2 | 3 | 3 | 4 | 7 | 8 | 9 | 1 | 1 | 1 | 2 | 3 | 3 | | Line stride | | _ | _ | _ | ٦ | | _ | , | , | | , | ٥ | , | 1 | 4 | 8 | 3 | 0 | 9 | | Font width | 8 | 8 | 8 | 8 | 1 | 1 | 1 | 1 | 2 | 3 | 1 | 1 | 1 | 2 | 2 | 3 | 4 | 6 | 8 | | (max) | ٥ | 0 | 0 | ٥ | 1 | 3 | 7 | 8 | 5 | 4 | 3 | 5 | 9 | 1 | 8 | 7 | 9 | 3 | 2 | | Font height | 8 | 8 | 1 | 1 | 1 | 1 | 2 | 2 | 2 | 3 | 1 | 2 | 2 | 2 | 3 | 4 | 6 | 8 | 1 | Document No.: BRT\_000220 Clearance No.: BRT#126 | | 6 | 6 | 3 | 7 | 0 | 2 | 9 | 8 | 6 | 0 | 5 | 8 | 6 | 9 | 3 | 3 | 0 | | |--|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | | | | | | | | | | | | | | | | | | 8 | l | #### **Table 4-8 ROM Font Table** | | F | T. da. | 101 | 2 | | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | - | 2 | 2 | 2 | 2 | |--------------------|------|-------------|-----------|---|----|-----|----|--------|--------|--------|--------|--------|--------|----|----|----|----|-----| | | FONT | Index<br>=> | 16/<br>18 | 2 | 2 | 2 2 | 2 | 2<br>4 | 2<br>5 | 2<br>6 | 2<br>7 | 2<br>8 | 2<br>9 | 3 | 3 | 3 | 3 | 3 4 | | | 0 | NULL | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 1 | SOH | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 2 | STX | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 3 | ETX | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 4 | EOT | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 5 | ENQ | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 6 | ACK | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 7 | BEL | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 8 | BS | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 9 | HT | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 10 | LF | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 11 | VT | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 12 | FF | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 13 | CR | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 14 | SO | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | SI | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 16 | DLE | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 17 | DC1 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 18 | DC2 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Ą | 19 | DC3 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ASCII | 20 | DC4 | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | O | 21 | NAK | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ha | 22 | SYN | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | rac | 24 | ETB<br>CAN | 8<br>8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ter | 25 | EM | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Character width in | 26 | SUB | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | idtl | 27 | ESC | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <u> -</u> | 28 | FS | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | פר | 29 | GS | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | pixels | 30 | RS | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | S | 31 | US | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | spac | | | | | | | | | | | | | | | | | | | 32 | е | 8 | 3 | 4 | 5 | 5 | 6 | 9 | 3 | 4 | 5 | 6 | 8 | 10 | 13 | 18 | 23 | | | 33 | ! | 8 | 3 | 4 | 5 | 6 | 6 | 9 | 3 | 4 | 6 | 6 | 9 | 11 | 15 | 19 | 25 | | | 34 | " | 8 | 4 | 5 | 6 | 5 | 8 | 12 | 5 | 6 | 7 | 8 | 12 | 15 | 19 | 25 | 33 | | | 35 | # | 8 | 6 | 8 | 9 | 10 | 14 | 19 | 10 | 11 | 14 | 15 | 19 | 26 | 33 | 44 | 57 | | | 36 | \$ | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 11 | 15 | 18 | 25 | 31 | 41 | 54 | | | 37 | % | 8 | 9 | 12 | 14 | 16 | 22 | 29 | 11 | 13 | 16 | 17 | 23 | 31 | 40 | 52 | 68 | | | 38 | & | 8 | 8 | 10 | 11 | 13 | 17 | 22 | 9 | 11 | 14 | 15 | 19 | 26 | 34 | 44 | 57 | | | 39 | ' | 8 | 2 | 3 | 3 | 3 | 6 | 6 | 3 | 4 | 4 | 5 | 7 | 10 | 11 | 15 | 20 | | | 40 | ( | 8 | 4 | 5 | 6 | 6 | 8 | 11 | 5 | 6 | 7 | 9 | 11 | 15 | 18 | 24 | 31 | | | 41 | ) | 8 | 4 | 5 | 6 | 6 | 8 | 11 | 5 | 6 | 8 | 8 | 10 | 14 | 18 | 24 | 31 | | | 42 | * | 8 | 4 | 7 | 6 | 7 | 10 | 13 | 7 | 8 | 10 | 11 | 14 | 18 | 24 | 31 | 40 | | | 43 | + | 8 | 6 | 9 | 10 | 10 | 14 | 19 | 9 | 10 | 12 | 14 | 17 | 24 | 30 | 41 | 52 | | | 44 | , | 8 | 3 | 3 | 4 | 5 | 6 | 9 | 3 | 4 | 4 | 5 | 7 | 9 | 12 | 16 | 20 | | | 45 | - | 8 | 4 | 4 | 5 | 6 | 8 | 11 | 6 | 7 | 10 | 11 | 15 | 18 | 24 | 32 | 41 | | | 46 | | 8 | 3 | 3 | 4 | 5 | 6 | 9 | 3 | 4 | 6 | 7 | 8 | 11 | 14 | 19 | 24 | | | 47 | / | 8 | 3 | 4 | 5 | 5 | 7 | 9 | 6 | 7 | 9 | 10 | 13 | 17 | 22 | 29 | 38 | | | 48 | 0 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | | 49 | 1 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | | | | | | | | | | | | | iment i | | | 1220 ( | | ice no. | : DKI# | |--------------|----------|--------|-----|---------|---------|---------|----------|----------|----------|----|---------|----------|----------|----------|----------|----------|----------|----------| | F | ont | Index | 16/ | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | 3 | 3 | 3 | 3 | | | | => | 18 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 0 | 1 | 2 | 3 | 4 | | - | 50 | 2 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | - | 51 | 3 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | | 52 | 4 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | | 53 | 5 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | | 54 | 6 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | | 55 | 7 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | - | 56 | 8 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | - | 57 | 9 | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 30 | 40 | 52 | | - | 58 | : | 8 | 3 | 3 | 4 | 5 | 6 | 9 | 3 | 4 | 6 | 6 | 7 | 10 | 13 | 18 | 23 | | - | 59 | ; | 8 | 3 | 4 | 4 | 5 | 6 | 9 | 3 | 4 | 6 | 6 | 8 | 10 | 14 | 18 | 23 | | - | 60 | < | 8 | 6<br>5 | 8 | 10 | 10 | 15 | 19 | 8 | 9 | 11 | 12 | 16 | 21 | 28 | 36 | 46 | | - | 61<br>62 | = | 8 | 6 | 9 | 10 | 11<br>10 | 15<br>15 | 19<br>19 | 8 | 9 | 13<br>11 | 14<br>13 | 18<br>16 | 23 | 30<br>29 | 40<br>37 | 52<br>48 | | - | 63 | > | 8 | | | | | | | 7 | | | | | | 26 | | | | | 64 | ?<br>@ | 8 | 6<br>11 | 8<br>13 | 9<br>17 | 10<br>18 | 12<br>25 | 18<br>34 | 13 | 9<br>15 | 10<br>19 | 12<br>21 | 15<br>28 | 20<br>37 | 49 | 34<br>63 | 44<br>82 | | - | 65 | A | 8 | 7 | 9 | 11 | 13 | 17 | 22 | 9 | 11 | 13 | 15 | 20 | 27 | 34 | 45 | 58 | | | 66 | В | 8 | 7 | 9 | 11 | 13 | 17 | 22 | 9 | 10 | 14 | 15 | 19 | 27 | 34 | 45 | 58 | | <del> </del> | 67 | С | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 9 | 11 | 13 | 15 | 20 | 26 | 34 | 45 | 58 | | | 68 | D | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 9 | 11 | 14 | 17 | 22 | 28 | 36 | 48 | 63 | | | 69 | E | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 7 | 9 | 12 | 13 | 16 | 23 | 29 | 39 | 50 | | <del> </del> | 70 | F | 8 | 6 | 8 | 10 | 12 | 14 | 20 | 7 | 9 | 12 | 13 | 17 | 22 | 29 | 39 | 50 | | | 71 | G | 8 | 8 | 11 | 13 | 15 | 19 | 25 | 9 | 11 | 14 | 16 | 22 | 28 | 37 | 48 | 62 | | | 72 | H | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 9 | 11 | 15 | 17 | 23 | 29 | 37 | 50 | 65 | | | 73 | I | 8 | 3 | 4 | 4 | 6 | 8 | 9 | 4 | 5 | 6 | 7 | 9 | 12 | 15 | 20 | 26 | | | 74 | ] | 8 | 5 | 7 | 8 | 10 | 13 | 16 | 8 | 9 | 12 | 13 | 17 | 23 | 30 | 40 | 50 | | | 75 | K | 8 | 7 | 9 | 11 | 13 | 18 | 22 | 9 | 11 | 14 | 16 | 19 | 26 | 34 | 45 | 58 | | | 76 | L | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 7 | 9 | 12 | 13 | 17 | 22 | 29 | 39 | 51 | | | 77 | М | 8 | 9 | 12 | 13 | 16 | 21 | 27 | 11 | 14 | 19 | 21 | 26 | 35 | 46 | 62 | 79 | | | 78 | N | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 9 | 11 | 15 | 17 | 23 | 29 | 37 | 50 | 65 | | | 79 | 0 | 8 | 8 | 11 | 13 | 15 | 18 | 25 | 10 | 12 | 14 | 16 | 22 | 28 | 37 | 49 | 63 | | | 80 | Р | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 9 | 10 | 14 | 15 | 19 | 26 | 34 | 45 | 58 | | | 81 | Q | 8 | 8 | 11 | 13 | 15 | 18 | 26 | 10 | 12 | 14 | 17 | 22 | 29 | 38 | 50 | 64 | | | 82 | R | 8 | 7 | 10 | 12 | 14 | 17 | 24 | 9 | 11 | 13 | 15 | 19 | 27 | 33 | 45 | 58 | | | 83 | S | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 9 | 11 | 12 | 14 | 20 | 26 | 33 | 43 | 56 | | | 84 | Т | 8 | 5 | 9 | 10 | 12 | 16 | 20 | 10 | 12 | 14 | 15 | 19 | 26 | 32 | 42 | 56 | | | 85 | U | 8 | 8 | 10 | 12 | 14 | 18 | 24 | 9 | 11 | 13 | 17 | 21 | 28 | 37 | 48 | 62 | | | 86 | V | 8 | 7 | 9 | 11 | 13 | 17 | 22 | 9 | 11 | 14 | 15 | 20 | 27 | 34 | 45 | 58 | | | 87 | W | 8 | 9 | 13 | 15 | 18 | 22 | 31 | 12 | 15 | 18 | 21 | 27 | 36 | 46 | 61 | 79 | | _ | 88 | Χ | 8 | 7 | 9 | 11 | 13 | 17 | 22 | 9 | 11 | 13 | 15 | 20 | 27 | 34 | 45 | 58 | | _ | 89 | Υ | 8 | 7 | 9 | 11 | 13 | 16 | 22 | 9 | 10 | 14 | 15 | 19 | 26 | 34 | 45 | 58 | | _ | 90 | Z | 8 | 7 | 9 | 10 | 12 | 15 | 20 | 9 | 11 | 13 | 14 | 18 | 25 | 32 | 42 | 55 | | _ | 91 | [ | 8 | 3 | 4 | 5 | 5 | 7 | 9 | 4 | 5 | 6 | 7 | 9 | 12 | 15 | 19 | 25 | | | 92 | \ | 8 | 3 | 4 | 5 | 5 | 7 | 9 | 6 | 7 | 9 | 10 | 13 | 18 | 22 | 29 | 38 | | 1 L | 93 | ] | 8 | 3 | 4 | 5 | 5 | 7 | 9 | 4 | 5 | 7 | 7 | 9 | 12 | 15 | 19 | 25 | | _ | 94 | ^ | 8 | 6 | 7 | 8 | 9 | 12 | 16 | 6 | 7 | 9 | 10 | 13 | 18 | 23 | 30 | 38 | | _ | 95 | _ | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 10 | 11 | 13 | 16 | 21 | 26 | 34 | 43 | | | 96 | ` | 8 | 3 | 5 | 6 | 4 | 7 | 11 | 4 | 5 | 7 | 8 | 10 | 13 | 17 | 22 | 29 | | | 97 | а | 8 | 5 | 8 | 9 | 11 | 13 | 18 | 8 | 9 | 11 | 13 | 17 | 23 | 30 | 39 | 50 | | | 98 | b | 8 | 6 | 7 | 9 | 11 | 14 | 18 | 8 | 9 | 11 | 14 | 17 | 24 | 31 | 40 | 52 | | | 99 | С | 8 | 5 | 7 | 8 | 10 | 12 | 16 | 8 | 9 | 11 | 12 | 16 | 22 | 28 | 37 | 48 | | | 100 | d | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 10 | 12 | 14 | 17 | 24 | 31 | 40 | 52 | | _ | 101 | е | 8 | 5 | 8 | 9 | 10 | 13 | 18 | 8 | 9 | 11 | 12 | 16 | 22 | 29 | 37 | 48 | | | 102 | f | 8 | 4 | 4 | 5 | 6 | 8 | 9 | 6 | 7 | 8 | 10 | 12 | 15 | 19 | 25 | 31 | | | 103 | g | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 10 | 11 | 14 | 18 | 24 | 31 | 41 | 52 | | Font | Index | 16/ | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | 3 | 3 | 3 | 3 | |------|-------|-----|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | 101 | => | 18 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 0 | 1 | 2 | 3 | 4 | | 104 | h | 8 | 6 | 8 | 9 | 10 | 13 | 18 | 8 | 9 | 11 | 14 | 17 | 24 | 31 | 41 | 52 | | 105 | i | 8 | 2 | 3 | 3 | 4 | 6 | 7 | 3 | 4 | 6 | 6 | 7 | 10 | 13 | 18 | 23 | | 106 | j | 8 | 2 | 3 | 4 | 4 | 6 | 7 | 3 | 4 | 6 | 6 | 8 | 11 | 14 | 18 | 23 | | 107 | k | 8 | 5 | 7 | 8 | 9 | 12 | 16 | 7 | 9 | 11 | 13 | 16 | 22 | 28 | 36 | 47 | | 108 | I | 8 | 2 | 3 | 3 | 4 | 6 | 7 | 3 | 4 | 6 | 6 | 7 | 10 | 13 | 18 | 23 | | 109 | m | 8 | 8 | 11 | 14 | 16 | 20 | 27 | 11 | 15 | 18 | 21 | 27 | 36 | 47 | 63 | 80 | | 110 | n | 8 | 6 | 8 | 9 | 10 | 14 | 18 | 8 | 9 | 11 | 14 | 17 | 24 | 31 | 41 | 52 | | 111 | 0 | 8 | 6 | 8 | 9 | 11 | 13 | 18 | 8 | 10 | 12 | 13 | 17 | 24 | 31 | 40 | 52 | | 112 | р | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 9 | 11 | 14 | 17 | 24 | 31 | 40 | 51 | | 113 | q | 8 | 6 | 8 | 9 | 11 | 14 | 18 | 8 | 10 | 12 | 13 | 17 | 24 | 31 | 40 | 52 | | 114 | r | 8 | 4 | 5 | 5 | 6 | 9 | 11 | 5 | 6 | 7 | 9 | 11 | 15 | 19 | 25 | 32 | | 115 | S | 8 | 5 | 7 | 8 | 9 | 12 | 16 | 7 | 9 | 11 | 12 | 17 | 22 | 29 | 38 | 48 | | 116 | t | 8 | 4 | 4 | 5 | 6 | 8 | 9 | 6 | 7 | 8 | 9 | 11 | 14 | 17 | 23 | 29 | | 117 | u | 8 | 5 | 7 | 9 | 10 | 14 | 18 | 8 | 9 | 12 | 14 | 17 | 24 | 31 | 41 | 52 | | 118 | V | 8 | 6 | 7 | 8 | 10 | 13 | 16 | 7 | 9 | 11 | 12 | 16 | 21 | 27 | 36 | 46 | | 119 | W | 8 | 8 | 10 | 12 | 14 | 18 | 23 | 11 | 13 | 16 | 18 | 23 | 32 | 41 | 54 | 70 | | 120 | Х | 8 | 6 | 7 | 8 | 10 | 12 | 16 | 7 | 9 | 11 | 12 | 16 | 21 | 27 | 36 | 46 | | 121 | У | 8 | 5 | 7 | 8 | 10 | 13 | 16 | 7 | 9 | 11 | 12 | 16 | 21 | 27 | 36 | 46 | | 122 | Z | 8 | 5 | 7 | 8 | 9 | 12 | 16 | 8 | 9 | 11 | 12 | 15 | 22 | 27 | 36 | 46 | | 123 | { | 8 | 3 | 5 | 6 | 6 | 8 | 11 | 5 | 6 | 8 | 8 | 11 | 15 | 18 | 24 | 31 | | 124 | Ī | 8 | 3 | 3 | 4 | 5 | 6 | 9 | 3 | 4 | 5 | 6 | 7 | 10 | 14 | 18 | 23 | | 125 | } | 8 | 3 | 5 | 6 | 6 | 8 | 11 | 5 | 6 | 7 | 9 | 10 | 15 | 18 | 24 | 31 | | 126 | ~ | 8 | 7 | 8 | 10 | 10 | 14 | 19 | 10 | 11 | 14 | 15 | 21 | 29 | 36 | 47 | 63 | | 127 | DEL | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 3 | 4 | 5 | 6 | 5 | 10 | 13 | 18 | 23 | Table 4-9 ROM font ASCII character width in pixels | Decimal | Symbol |---------|--------|---------|--------|---------|----------|---------|----------|---------|--------|---------|--------|---------|--------|---------|--------| | 128 | Ç | 144 | É | 160 | á | 176 | | 192 | L | 208 | | 224 | α | 240 | Ξ | | 129 | ü | 145 | æ | 161 | í | 177 | ****** | 193 | Т | 209 | _ | 225 | ß | 241 | ± | | 130 | é | 146 | Æ | 162 | ó | 178 | *** | 194 | _ | 210 | | 226 | Г | 242 | ≥ | | 131 | â | 147 | ô | 163 | ú | 179 | | 195 | F | 211 | L | 227 | П | 243 | ≤ | | 132 | ä | 148 | Ö | 164 | ñ | 180 | 4 | 196 | | 212 | | 228 | Σ | 244 | ſ | | 133 | à | 149 | ò | 165 | Ñ | 181 | 4 | 197 | + | 213 | ٢ | 229 | σ | 245 | j | | 134 | å | 150 | û | 166 | <u>a</u> | 182 | $\dashv$ | 198 | F | 214 | _ | 230 | μ | 246 | ÷ | | 135 | ç | 151 | ù | 167 | ō | 183 | ٦ | 199 | F | 215 | + | 231 | τ | 247 | * | | 136 | ê | 152 | ÿ | 168 | خ | 184 | ٦ | 200 | L | 216 | + | 232 | Φ | 248 | ۰ | | 137 | ë | 153 | Ö | 169 | L | 185 | 4 | 201 | L | 217 | ٦ | 233 | θ | 249 | • | | 138 | è | 154 | Ü | 170 | Г | 186 | _ | 202 | 1 | 218 | L | 234 | Ω | 250 | | | 139 | ï | 155 | ¢ | 171 | 1/2 | 187 | ٦ | 203 | 丁 | 219 | | 235 | δ | 251 | √ | | 140 | î | 156 | £ | 172 | 1/4 | 188 | ٦ | 204 | ┸ | 220 | | 236 | ω | 252 | n | | 141 | ì | 157 | ¥ | 173 | i | 189 | ٦ | 205 | | 221 | | 237 | φ | 253 | 2 | | 142 | Ä | 158 | Pt | 174 | « | 190 | 7 | 206 | + | 222 | | 238 | 3 | 254 | | | 143 | Å | 159 | f | 175 | » | 191 | ٦ | 207 | | 223 | | 239 | П | 255 | nbsp | **Table 4-10 ROM Font Extended ASCII Characters** **Note 1:** Font 17 and 19 are extended ASCII characters, with width fixed at 8 pixels for all characters. **Note 2:** All fonts included in the BT815/6 ROM are widely available to the market-place for general usage. See section nine for specific copyright data and links to the corresponding license agreements. #### 4.4 SPI NOR Flash Interface The BT815/6 implements a SPI master to connect to external SPI NOR Flash. Graphics assets such as Unicode fonts and images can be stored in the flash memory. The BT815/6 graphics engine can fetch these graphics assets directly without going through external host MCU, thus significantly offloading the host MCU from feeding display contents. The BT815/6 supports various NOR flash memory device from different vendors such as Macronix, Winbond, Micron, ISSI and Gigadevice. The interface will work at system clock speed (up to 72MHz) at 4-bit mode. Figure 4-7 Flash Interface States The register REG\_FLASH\_STATE indicates the state of the flash subsystem. At boot the flash state is FLASH\_STATE\_INIT. After detection has completed flash is in state FLASH\_STATE\_DETACHED or FLASH\_STATE\_BASIC, depending on whether an attached flash device was detected. If no device is detected, then all SPI output signals are driven low. When the host MCU calls CMD\_FLASHFAST, the flash system attempts to go to full-speed mode, setting state to FLASH\_STATE\_FULL. At any time, the user can call CMD\_FLASHDETACH in order to disable flash communications. In the detached state, commands CMD\_FLASHSPIDESEL, CMD\_FLASHSPITX and CMD\_FLASHSPIRX can be used to control the SPI bus. If detached, the host MCU can call CMD\_FLASHATTACH to re-establish communication with the flash device. Direct rendering of bitmaps from flash is only possible in FLASH\_STATE\_FULL. After modifying the contents of flash, the MCU should clear the on-chip bitmap cache by calling CMD\_CLEARCACHE. #### 4.5 Parallel RGB Interface The RGB parallel interface consists of 29 signals - DISP, PCLK, VSYNC, HSYNC, DE, 8 signals each for R, G and B. A set of RGB registers configure the LCD operation and timing parameters. REG\_PCLK is the PCLK divisor. The default value is 0, which means the PCLK output is disabled. When REG\_PCLK is none 0 (1-1023), the PCLK frequency can be calculated as: PCLK frequency = System Clock frequency / REG\_PCLK The BT815/6 system clock frequency is programmable. Some of the possible PCLK frequencies that BT815/6 supports are listed in Table 4-11. | | | System Cl | ock Frequency ( | MHz) | | |----------|------|-------------|-----------------|------|-----| | REG_PCLK | 72 | 60(default) | 48 | 36 | 24 | | 2 | 36 | 30 | 24 | 18 | 12 | | 3 | 24 | 20 | 16 | 12 | 8.0 | | 4 | 18 | 15 | 12 | 9.0 | 6.0 | | 5 | 14.5 | 12 | 9.6 | 7.2 | 4.8 | | 6 | 12 | 10 | 8.0 | 6.0 | 4.0 | | 7 | 10.3 | 8.6 | 6.9 | 5.1 | 3.4 | | 8 | 9 | 7.5 | 6.0 | 4.5 | 3.0 | | 9 | 8 | 6.7 | 5.3 | 4.0 | 2.7 | | 10 | 7.2 | 6.0 | 4.8 | 3.6 | 2.4 | Table 4-11 RGB PCLK Frequency REG\_PCLK\_POL defines the clock polarity, with 0 for positive active clock edge, and 1 for negative clock edge. REG\_CSPREAD controls the transition of RGB signals with respect to the PCLK active clock edge. When REG\_CSPREAD=0, R[7:0], G[7:0] and B[7:0] signals change following the active edge of PCLK. When REG\_CSPREAD=1, R[7:0] changes a PCLK clock early and B[7:0] a PCLK clock later, which helps reduce the switching noise. REG\_DITHER enables colour dither. This option improves the half-tone appearance on displays. Internally, the graphics engine computes the colour values at an 8-bit precision; however, the LCD colour at a lower precision is sufficient. REG\_OUTBITS gives the bit width of each colour channel; the default is 8/8/8 bits for each R/G/B colour. A lower value means fewer bits are output for each channel allowing dithering on lower precision LCD displays. REG\_SWIZZLE controls the arrangement of the output colour pins, to help the PCB route different LCD panel arrangements. Bit 0 of the register causes the order of bits in each colour channel to be reversed. Bits 1-3 control the RGB order. Setting Bit 1 causes R and B channels to be swapped. Setting Bit 3 allows rotation to be enabled. If Bit 3 is set, then (R, G, B) is rotated right if bit 2 is one or left if bit 2 is zero. | REC | G_SV | VIZZ | LE | | <b>RGB PINS</b> | | |-----|------|------|----|---------|-----------------|---------| | b3 | b2 | b1 | b0 | R7, R6, | G7, G6, | B7, B6, | | | | | | R5, R4, | G5, G4, | B5, B4, | | | | | | R3, R2, | G3, G2, | B3, B2, | | | | | | R1, R0 | G1, G0 | B1, B0 | | 0 | Χ | 0 | 0 | R[7:0] | G[7:0] | B[7:0] | | 0 | Χ | 0 | 1 | R[0:7] | G[0:7] | B[0:7] | | 0 | Χ | 1 | 0 | B[7:0] | G[7:0] | R[7:0] | | 0 | Χ | 1 | 1 | B[0:7] | G[0:7] | R[0:7] | | 1 | 0 | 0 | 0 | B[7:0] | R[7:0] | G[7:0] | | 1 | 0 | 0 | 1 | B[0:7] | R[0:7] | G[0:7] | | 1 | 0 | 1 | 0 | G[7:0] | R[7:0] | B[7:0] | | 1 | 0 | 1 | 1 | G[0:7] | R[0:7] | B[0:7] | | 1 | 1 | 0 | 0 | G[7:0] | B[7:0] | R[7:0] | | 1 | 1 | 0 | 1 | G[0:7] | B[0:7] | R[0:7] | | 1 | 1 | 1 | 0 | R[7:0] | B[7:0] | G[7:0] | | 1 | 1 | 1 | 1 | R[0:7] | B[0:7] | G[0:7] | Table 4-12 REG\_SWIZZLE RGB Pins Mapping REG\_HCYCLE, REG\_HSIZE, REG\_HOFFSET, REG\_HSYNC0 and REG\_HSYNC1 define the LCD horizontal timings. Each register has 12 bits to allow programmable range of 0-4095 PCLK cycles. REG\_VCYCLE, REG\_VSIZE, REG\_VOFFSET, REG\_VSYNC0 and REG\_VSYNC1 define the LCD vertical timings. Each register has 12 bits to allow a programmable range of 0-4095 lines. | | Register | Display<br>Parameter | Description | |--------------|-------------|-----------------------------------|--------------------------------------------------------------------------------------| | | REG_HCYCLE | T <sub>H</sub> | <b>Total</b> length of line (visible and non-visible) (in PCLKs) | | <del>-</del> | REG_HSIZE | T <sub>HD</sub> | Length of <b>visible</b> part of line (in PCLKs) | | Horizontal | REG_HOFFSET | $T_{HF} + T_{HP} + T_{HB}$ | Length of <b>non-visible</b> part of line. Must be $< T_H - T_{HD}$ (in PCLK cycles) | | lori | REG_HSYNC0 | T <sub>HF</sub> | Horizontal Front Porch (in PCLK cycles) | | | REG_HSYNC1 | T <sub>HF</sub> + T <sub>HP</sub> | Horizontal Front Porch plus Hsync Pulse width (in PCLK cycles) | | | REG_VCYCLE | T <sub>V</sub> | <b>Total</b> number of lines (visible and non-visible) (in lines) | | l <u>-</u> | REG_VSIZE | T <sub>VD</sub> | Number of <b>visible</b> lines (in lines) | | Vertical | REG_VOFFSET | $T_{VF} + T_{VP} + T_{VB}$ | Number of <b>non-visible</b> lines. Must be $< T_V - T_{VD}$ (in lines) | | > | REG_VSYNC0 | T <sub>VF</sub> | Vertical Front Porch (in lines) | | | REG VSYNC1 | $T_{VF} + T_{VP}$ | Vertical Front Porch plus Vsync Pulse width (in lines) | Table 4-13 Registers for RGB Horizontal and Vertical Timings Figure 4-8 RGB Timing Waveforms #### 4.6 Miscellaneous Control #### 4.6.1 Backlight Control Pin The backlight dimming control pin (BACKLIGHT) is a pulse width modulated (PWM) signal controlled by two registers: REG\_PWM\_HZ and REG\_PWM\_DUTY. REG\_PWM\_HZ specifies the PWM Document No.: BRT\_000220 Clearance No.: BRT#126 output frequency, the range is 250-10000 Hz. REG\_PWM\_DUTY specifies the duty cycle; the range is 0-128. A value of 0 means that the PWM is completely off and 128 means completely on. The BACKLIGHT pin will output low when the DISP pin is not enabled (i.e., logic 0). #### 4.6.2 DISP Control Pin The DISP pin is a general-purpose output that can be used to enable or reset the LCD display panel. The pin is controlled by writing to Bit 7 of the REG\_GPIO register, or bit 15 of REG\_GPIOX. #### 4.6.3 General Purpose IO pins The BT815/6 can be configured to use up to 4 GPIO pins. These GPIO pins are controlled by the REG\_GPIOX\_DIR and REG\_GPIOX registers. Alternatively, the GPIO0 and GPIO1 pins can also be controlled by REG\_GPIO\_DIR and REG\_GPIO to maintain backward compatibility with the FT800/FT801. When the QSPI is enabled in Quad mode, GPIO0/IO2 and GPIO1/IO3 pins are used as data lines of the QSPI. #### 4.6.4 Pins Drive Current Control The output drive current of output pins can be changed as per the following table by writing to bit[6:2] of REG\_GPIO register or bit[14:10] of REG\_GPIOX register. Alternatively, use the SPI command PINDRIVE to change the individual pin drive strength. | REG_GPIO | Bit[6:5] | | | Bit | [4] | Bit[3:2] | | | | | |-----------|-----------|------------|----------|------|-----------|----------|------------|------|------|------| | REG_GPIOX | | Bit[14:13] | | | Bit[12] | | Bit[11:10] | | | | | Value | 00b# | 01b | 10b | 11b | 0b# | 1b | 00b# | 01b | 10b | 11b | | Drive | 5mA | 10mA | 15mA | 20mA | 1.2mA | 2.4mA | 5mA | 10mA | 15mA | 20mA | | Current | | | | | | | | | | | | Pins | | GF | PIO0 | | PC | LK | | М | ISO | | | | | GF | PIO1 | | DI | SP | | М | OSI | | | | | GF | PIO2 | | VSYNC IO2 | | 02 | | | | | | | GF | PIO3 | | HSYNC IO3 | | 03 | | | | | | CTP_RST_N | | DE INT_N | | | | | | | | | | _ | | R7R0 | | | | | | | | | | | | | | G7. | .G0 | | | | | | | | | | | В7. | .B0 | | | | | | | | | | | BACK | LIGHT | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | **Table 4-14 Output Drive Current Selection** Note: #Default value ## 4.7 Audio Engine BT815/6 provides mono audio output with sigma-delta modulation through a digital output pin, AUDIO\_L. It outputs two audio sources, the sound synthesizer and audio file playback. #### 4.7.1 Sound Synthesizer A sound processor, AUDIO ENGINE, generates the sound effects from a small ROM library of waves table. To play a sound effect listed in Table 4.3, load the REG\_SOUND register with a code value and write 1 to the REG\_PLAY register. The REG\_PLAY register reads 1 while the effect is playing and returns a '0' when the effect ends. Some sound effects play continuously until interrupted or instructed to play the next sound effect. To interrupt an effect, write a new value to REG\_SOUND and REG\_PLAY registers; e.g., write 0 (Silence) to REG\_SOUND and 1 to PEG\_PLAY to stop the sound effect. The sound volume is controlled by register REG\_VOL\_SOUND. The 16-bit REG\_SOUND register takes an 8-bit sound in the low byte. For some sounds, marked "pitch adjust" in the table below, the high 8 bits contain a MIDI note value. For these sounds, a note value of zero indicates middle C. For other sounds the high byte of REG\_SOUND is ignored. | Value | Effect | Contin | Pitch<br>adjust | |-------|---------------|--------|-----------------| | 00h | Silence | Y | N | | 01h | square wave | Y | Y | | 02h | sine wave | Y | Y | | 03h | sawtooth wave | Y | Υ | | 04h | triangle wave | Υ | Υ | | 05h | Beeping | Υ | Υ | | 06h | Alarm | Υ | Υ | | 07h | Warble | Y | Υ | | 08h | Carousel | Υ | Υ | | 10h | 1 short pip | N | Υ | | 11h | 2 short pips | N | Υ | | 12h | 3 short pips | N | Υ | | 13h | 4 short pips | N | Υ | | 14h | 5 short pips | N | Y | | 15h | 6 short pips | N | Y | | 16h | 7 short pips | N | Υ | | 17h | 8 short pips | N | Y | | 18h | 9 short pips | N | Υ | | 19h | 10 short pips | N | Υ | | 1Ah | 11 short pips | N | Υ | | 1Bh | 12 short pips | N | Y | | 1Ch | 13 short pips | N | Y | | 1Dh | 14 short pips | N | Y | | 1Eh | 15 short pips | N | Y | | 1Fh | 16 short pips | N | Y | | 23h | DTMF # | Y | N | | 2Ch | DTMF * | Υ | N | | 30h | DTMF 0 | Υ | N | | 31h | DTMF 1 | Υ | N | | Value | Effect | Contin<br>uous | Pitch<br>adjust | |-------|--------------|----------------|-----------------| | 32h | DTMF 2 | Υ | N | | 33h | DTMF 3 | Y | N | | 34h | DTMF 4 | Υ | N | | 35h | DTMF 5 | Υ | N | | 36h | DTMF 6 | Y | N | | 37h | DTMF 7 | Y | N | | 38h | DTMF 8 | Υ | N | | 39h | DTMF 9 | Υ | N | | 40h | harp | N | Υ | | 41h | xylophone | N | Υ | | 42h | tuba | N | Υ | | 43h | glockenspiel | N | Υ | | 44h | organ | N | Υ | | 45h | trumpet | N | Υ | | 46h | piano | N | Υ | | 47h | chimes | N | Υ | | 48h | music box | N | Υ | | 49h | bell | N | Υ | | 50h | click | N | N | | 51h | switch | N | N | | 52h | cowbell | N | N | | 53h | notch | N | N | | 54h | hihat | N | N | | 55h | kickdrum | N | N | | 56h | рор | N | N | | 57h | clack | N | N | | 58h | chack | N | N | | 60h | mute | N | N | | 61h | unmute | N | N | **Table 4-15 Sound Effect** | MIDI<br>note | ANSI<br>note | Freq (Hz) | |--------------|--------------|-----------| | 21 | Α0 | 27.5 | | 22 | A#0 | 29.1 | | 23 | В0 | 30.9 | | 24 | C1 | 32.7 | | 25 | C#1 | 34.6 | | 26 | D1 | 36.7 | | 27 | D#1 | 38.9 | | 28 | E1 | 41.2 | | 29 | F1 | 43.7 | | 30 | F#1 | 46.2 | | MIDI | ANSI | | |------|------|-----------| | note | note | Freq (Hz) | | 65 | F4 | 349.2 | | 66 | F#4 | 370.0 | | 67 | G4 | 392.0 | | 68 | G#4 | 415.3 | | 69 | A4 | 440.0 | | 70 | A#4 | 466.2 | | 71 | B4 | 493.9 | | 72 | C5 | 523.3 | | 73 | C#5 | 554.4 | | 74 | D5 | 587.3 | Document No.: BRT\_000220 Clearance No.: BRT#126 | G1 | 49.0 | |-----|-------------------------------------------------------------------------------------------------------| | G#1 | 51.9 | | A1 | 55.0 | | A#1 | 58.3 | | В1 | 61.7 | | C2 | 65.4 | | C#2 | 69.3 | | D2 | 73.4 | | D#2 | 77.8 | | E2 | 82.4 | | F2 | 87.3 | | F#2 | 92.5 | | G2 | 98.0 | | G#2 | 103.8 | | A2 | 110.0 | | A#2 | 116.5 | | В2 | 123.5 | | C3 | 130.8 | | C#3 | 138.6 | | D3 | 146.8 | | D#3 | 155.6 | | E3 | 164.8 | | F3 | 174.6 | | F#3 | 185.0 | | G3 | 196.0 | | G#3 | 207.7 | | А3 | 220.0 | | A#3 | 233.1 | | В3 | 246.9 | | C4 | 261.6 | | C#4 | 277.2 | | D4 | 293.7 | | D#4 | 311.1 | | E4 | 329.6 | | | A1 A#1 B1 C2 C#2 D2 D#2 E2 F2 F2 F2 G2 G#2 A2 A#2 B2 C3 C#3 D3 D#3 E3 F#3 G3 G#3 A3 A43 B3 C4 C#4 D#4 | | 75 | D#5 | 622.3 | |-----|-----|--------| | 76 | E5 | 659.3 | | 77 | F5 | 698.5 | | 78 | F#5 | 740.0 | | 79 | G5 | 784.0 | | 80 | G#5 | 830.6 | | 81 | A5 | 880.0 | | 82 | A#5 | 932.3 | | 83 | B5 | 987.8 | | 84 | C6 | 1046.5 | | 85 | C#6 | 1108.7 | | 86 | D6 | 1174.7 | | 87 | D#6 | 1244.5 | | 88 | E6 | 1318.5 | | 89 | F6 | 1396.9 | | 90 | F#6 | 1480.0 | | 91 | G6 | 1568.0 | | 92 | G#6 | 1661.2 | | 93 | A6 | 1760.0 | | 94 | A#6 | 1864.7 | | 95 | В6 | 1975.5 | | 96 | C7 | 2093.0 | | 97 | C#7 | 2217.5 | | 98 | D7 | 2349.3 | | 99 | D#7 | 2489.0 | | 100 | E7 | 2637.0 | | 101 | F7 | 2793.8 | | 102 | F#7 | 2960.0 | | 103 | G7 | 3136.0 | | 104 | G#7 | 3322.4 | | 105 | A7 | 3520.0 | | 106 | A#7 | 3729.3 | | 107 | B7 | 3951.1 | | 108 | C8 | 4186.0 | Table 4-16 MIDI Note Effect #### 4.7.2 Audio Playback The BT815/6 can play back recorded sound through its audio output. To do this, load the original sound data into the BT815/6's RAM, and set registers to start the playback. The registers controlling audio playback are: REG\_PLAYBACK\_START: the start address of the audio data REG\_PLAYBACK\_LENGTH: the length of the audio data, in bytes REG\_PLAYBACK\_FREQ: the playback sampling frequency, in Hz REG\_PLAYBACK\_FORMAT: the playback format, one of LINEAR SAMPLES, uLAW SAMPLES, or ADPCM SAMPLES REG\_PLAYBACK\_LOOP: if zero, the sample is played once. If one, the sample is repeated indefinitely REG\_PLAYBACK\_PLAY: a write to this location triggers the start of audio playback, regardless of writing '0' or '1'. Read back '1' when playback is ongoing, and '0' when playback finishes REG\_VOL\_PB: playback volume, 0-255 The mono audio formats supported are 8-bits PCM, 8-bits uLAW and 4-bits IMA-ADPCM. For ADPCM\_SAMPLES, each sample is 4 bits, so two samples are packed per byte, the first sample is in bits 0-3 and the second is in bits 4-7. The current audio playback read pointer can be queried by reading the REG\_PLAYBACK\_READPTR. Using a large sample buffer, looping, and this read pointer, the host MPU/MCU can supply a continuous stream of audio. ### 4.8 Touch-Screen Engine The BT815/6 touch-screen engine supports both resistive and capacitive touch panels. BT816 supports resistive touch, while BT815 supports capacitive touch. #### 4.8.1 Resistive Touch Control The resistive touch-screen consists of a touch screen engine, ADC, Axis-switches, and ADC input multiplexer. The touch screen engine reads commands from the memory map register and generates the required control signals to the axis-switches and inputs mux and ADC. The ADC data are acquired, processed and updated in the respective register for the MPU/MCU to read. Figure 4-9 Resistive Touch Screen Connection The host controls the TOUCH SCREEN ENGINE operation mode by writing the REG\_TOUCH\_MODE. | REG_TOUCH_MODE | Mode | Description | |----------------|------------|-----------------------------------------------------------------------------------| | 0 | OFF | Acquisition stopped, only touch detection interrupt is still valid. | | 1 | ONE-SHOT | Perform acquisition once every time the MPU writes '1' to REG_TOUCH_MODE. | | 2 | FRAME-SYNC | Perform acquisition for every frame sync (~60 data acquisition/second. | | 3 | CONTINUOUS | Perform acquisition continuously at approximately 1000 data acquisition / second. | Table 4-17 Resistive Touch Controller Operating Mode The Touch Screen Engine captures the raw X and Y coordinate and writes to register REG\_TOUCH\_RAW XY. The range of these values is 0-1023. If the touch screen is not being pressed, both registers read 65535 (FFFFh). These touch values are transformed into screen coordinates using the matrix in registers REG\_TOUCH\_TRANSFORM\_A-F. The post-transform coordinates are available in register REG\_TOUCH\_SCREEN\_XY. If the touch screen is not being pressed, both registers read -32768 (8000h). The values for REG TOUCH TRANSFORM A-F may be computed using an on-screen calibration process. If the screen is being touched, the screen coordinates are looked up in the screen's tag buffer, delivering a final 8-bit tag value, in REG TOUCH TAG. Because the tag lookup takes a full frame, and touch coordinates change continuously, the original (x; y) used for the tag lookup is also available in REG\_TOUCH\_TAG\_XY. Screen touch pressure is available in REG\_TOUCH\_RZ. The value is relative to the resistance of the touch contact, a lower value indicates more pressure. The register defaults to 32767 when touch is not detected. The REG\_TOUCH\_THRESHOLD can be set to accept a touch only when the force threshold is exceeded. #### 4.8.2 Capacitive Touch Control The Capacitive Touch Screen Engine (CTSE) of the BT815 communicates with the external capacitive touch panel module (CTPM) through an $I^2C$ interface. The CTPM will assert its interrupt line when there is a touch detected. Upon detecting CTP\_INT\_N line active, the BT815/6 will read the touch data through $I^2C$ . Up to 5 touches can be reported and stored in BT815 registers. The BT815 CTSE supports Focaltech and Goodix touch controllers, as well as touch host mode (refer to section 4.8.7). For a supported CTPM list please refer to AN 336 FT8xx - Selecting an LCD Display. The BT815 uses the I2C address value in the REG\_TOUCH\_CONFIG register to differentiate Focaltech or Goodix touch controllers. For Focaltech IC the I2C address must be set as 0x38-0x3F (example: REG\_TOUCH\_CONFIG = 0x0380), while for Goodix IC the I2C address must be set as 0x5D (example: REG\_TOUCH\_CONFIG = 0x05D0). Figure 4-10 Touch Screen Connection The host controls the CTSE operation mode by writing the REG\_CTOUCH\_MODE. | REG_CTOUCH_MODE | Mode | Description | |-----------------|------------|-----------------------------------------------------------| | 0 | OFF | Acquisition stopped | | 1-2 | Reserved | Reserved | | 3 | CONTINUOUS | Perform acquisition continuously at the reporting rate of | | | | the connected CTPM. | **Table 4-18 Capacitive Touch Controller Operating Mode** The BT815 CTSE supports compatibility mode and extended mode. By default, the CTSE runs in compatibility mode where the touch system provides an interface very similar to the resistive touch engine. In extended mode, the touch register meanings are modified, and a second set of registers are exposed. These allow multi-touch detection (up to 5 touches). #### 4.8.3 Compatibility Mode The CTSE reads the X and Y coordinates from the CTPM and writes to register REG\_CTOUCH\_RAW\_XY. If the touch screen is not being pressed, both registers read 65535 (FFFFh). Document No.: BRT\_000220 Clearance No.: BRT#126 These touch values are transformed into screen coordinates using the matrix in registers REG\_CTOUCH\_TRANSFORM\_A-F. The post-transform coordinates are available in register REG\_CTOUCH\_SCREEN\_XY. If the touch screen is not being pressed, both registers read -32768 (8000h). The values for REG\_CTOUCH\_TRANSFORM\_A-F may be computed using an on-screen calibration process. If the screen is being touched, the screen coordinates are looked up in the screen's tag buffer, delivering a final 8-bit tag value, in REG\_TOUCH\_TAG. Because the tag lookup takes a full frame, and touch coordinates change continuously, the original (x; y) used for the tag lookup is also available in REG\_TOUCH\_TAG\_XY. #### 4.8.4 Extended Mode Setting REG\_CTOUCH\_EXTENDED to 1b'0 enables extended mode. In extended mode a new set of readout registers are available, allowing gestures and up to five touches to be read. There are two classes of registers: control registers and status registers. Control registers are written by the MCU. Status registers can be read out by the MCU and the BT815/6's hardware tag system. The five touch coordinates are packed in REG\_CTOUCH\_TOUCH0\_XY, REG\_CTOUCH\_TOUCH1\_XY, REG\_CTOUCH\_TOUCH2\_XY, REG\_CTOUCH4\_TOUCH3\_XY, REG\_CTOUCH4\_X and REG\_CTOUCH4\_Y. Coordinates stored in these registers are signed 16-bit values, so have a range of -32768 to 32767. The no-touch condition is indicated by x=y=-32768. These coordinates are already transformed into screen coordinates based on the raw data read from the CTPM, using the matrix in registers REG\_CTOUCH\_TRANSFORM\_A-F. To obtain raw (x,y) coordinates read from CTPM, the user sets the REG\_CTOUCH\_TRANSFORM\_A-F registers to the identity matrix. The BT815/6 tag mechanism is implemented by hardware, where up to 5 tags can be looked up. #### 4.8.5 Short-Circuit Protection For resistive touch it is useful to protect the chip from permanent damage due to potential short-circuits on the 4 XY lines. When a short circuit on the touch screen happens, the BT816 can detect it and stop the touch detection operation, leaving the 4 XY pins in the high impedance state. The short-circuit protection can be enabled/disabled by the REG\_TOUCH\_CONFIG. #### 4.8.6 Capacitive Touch Configuration On a capacitive touch system some users may need to adjust the CTPM default values, such as the registers affecting touch sensitivity. To do this the following sequence shall be executed once after chip reset: - Hold the touch engine in reset (set REG\_CPURESET = 2) - Write the CTPM configure register address and value to the BT815 designated memory location - Up to 10 register address/value can be added - Release the touch engine reset (set REG\_CPURESET = 0) The CTPM can be enabled in low power state when the touch function is not required by the application. Setting the low-power bit in REG\_TOUCH\_CONFIG will enable the low power mode of the CTPM. When the low-power bit is cleared, the BT815 touch engine will send a reset to the CTPM, thus re-enabling the touch detection function. #### 4.8.7 Host Driven Multi-Touch If the host MCU can provide touch inputs, it can supply them directly to the BT815 using touch host mode. By using touch host mode, an application can choose to select a touch controller that is not in the BT815 direct support list. For example, Touch Host mode would allow controllers to be used from other manufacturers beyond Focaltech and Goodix. To use the touch host mode, the host MCU shall be connected to the touch panel directly. The four touch related pins of the BT815 can be left unconnected on the PCB. The host MCU is responsible for communicating with the touch controller, fetching the touch data when reported, and writing the touch data to the BT815 for touch TAG lookup and reporting. The touch host mode can be entered by setting bit 14 in register REG\_TOUCH\_CONFIG and resetting the touch engine: - Hold the touch engine in reset (set REG\_CPURESET = 2) - Write 1 to bit 14 in REG\_TOUCH\_CONFIG (set REG\_TOUCH\_CONFIG = 0x4000) - Release the touch engine reset (set REG\_CPURESET = 0) Figure 4-11 Touch Host Mode Connections In touch host mode, the host supplies touch information via four registers: | BT815<br>address | Register Name | Bits | Description | |------------------|---------------------|--------------------|--------------------| | 0x30210c | REG_EHOST_TOUCH_X | Unsigned<br>16-bit | Touch x coordinate | | 0x302118 | REG_EHOST_TOUCH_Y | Unsigned<br>16-bit | Touch y coordinate | | 0x302114 | REG_EHOST_TOUCH_ID | 4-bit | Touch ID / phase | | 0x302170 | REG EHOST TOUCH ACK | 4-bit | Acknowledgement | Table 4-19 Registers for Touch Host Mode The host writes raw (x; y) coordinates and IDs to the above registers. Up to 5 touches can be set, using touch IDs 0-4. The host indicates no touch by supplying coordinates (0x8000; 0x8000). When the host writes 0xf to the ID register, BT815 sets the ACK register to 0, transforms all the raw coordinates, and writes the results to the regular touch registers. #### Pseudocode: wait until REG\_EHOST\_TOUCH\_ACK is 1 for each touch: write x coordinate to REG\_EHOST\_TOUCH\_X write y coordinate to REG\_EHOST\_TOUCH\_Y write id to REG\_EHOST\_TOUCH\_ID write 0xf to REG\_EHOST\_TOUCH\_ID As soon as BT815 has converted the coordinates, it writes 1 to the ACK register and sets the $INT\_CONV\_COMPLETE$ interrupt flag. The ID should be zero in touch compatibility mode. The host should indicate no touch at all by writing (0x8000; 0x8000) with ID 0. Document No.: BRT\_000220 Clearance No.: BRT#126 In extended mode, the multiple touches may be sent in any order. Any IDs not assigned are assumed to be not pressed. Again, the host should indicate no touch at all by writing (0x8000; 0x8000) with ID 0. The host can use three methods to ensure that BT815 is ready to accept touch inputs: - 1. poll the ACK register until it is 1 - 2. use the INT\_CONV\_COMPLETE interrupt flag - 3. supply touches slower than 1000 Hz, since BT815 guarantees to process the touches in under 1 ms. Note that report rates from capacitive touch panels are about 100 Hz Like the direct capacitive driver, this touch host mode works when REG\_CTOUCH\_EXTENDED is both CTOUCH\_MODE\_EXTENDED and CTOUCH\_MODE\_COMPATIBILITY. CTOUCH\_MODE\_COMPATIBILITY should be used for the calibration procedure, just as when using native capacitive support. After changing mode, the BT815 touch engine must be reset. #### 4.8.8 Touch Detection in none-ACTIVE State When the BT815/6 is in none-ACTIVE state, a touch event can still be detected and reported to the host through the INT N pin. In other words, a touch event can wake-up the host if needed. For resistive touch, the INT\_N pin will be asserted low when the screen is touched, regardless of the setting of the interrupt registers. This will happen when the BT816 is in STANDBY or SLEEP state, but not in POWERDOWN state. For capacitive touch, the INT\_N pin will follow CTP\_INT\_N pin when the BT815 is in STANDBY, SLEEP or POWERDOWN state. #### 4.9 Power Management #### 4.9.1 Power Supply The BT815/6 may be operated with a single supply of 3.3V applied to VCC and VCCIO pins. For operation with a host MPU/MCU at a lower supply, connect the VCCIO1 to the MPU IO supply to match the interface voltage. For operation with LCD/touch panels at lower voltages, connect the VCCIO2 to the LCD/touch IO supply. | Symbol | Typical | Description | |----------|------------------------|----------------------------------------------------------| | VCCIO1 | 1.8V, or 2.5V, or 3.3V | Supply for Host interface digital I/O pins | | VCCIO2 | 1.8V, or 2.5V, or 3.3V | Supply for RGB and touch interface I/O pins | | VCCIO3 | 1.8V, or 2.5V, or 3.3V | Supply for NOR Flash interface I/O pins | | VCCA | 3.3V | Supply for AUDIO_L pin and ADC circuit | | VCC | 3.3V | Supply for 3.3V circuits and internal 1.2V regulator | | VOUT1V2, | 1.2V | Supply for digital core. Generated by internal regulator | | VCC1V2 | | | **Table 4-20 Power Supply** #### 4.9.2 Internal Regulator and POR The internal regulator provides power to the core circuit. A $47k\Omega$ resistor is recommended to pull the PD\_N pin up to VCCIO1, together with a 100nF capacitor to ground in order to delay the internal regulator powering up after the VCC and VCCIO are stable. The internal regulator requires a compensation capacitor to be stable. A typical design requires a 4.7uF capacitor between the VOUT1V2 and GND pins. Do not connect any other load to the VOUT1V2 pin. The internal regulator will generate a Power-On-Reset (POR) pulse when the output voltage rises above the POR threshold. The POR will reset all the core digital circuits. It is possible to use the $PD_N$ pin as an asynchronous hardware reset input. Drive $PD_N$ low for at least 5ms and then drive it high will reset the BT815/6 chip. Figure 4-12 Internal Regulator #### 4.9.3 Power Modes When the supply to VCCIO and VCC is applied, the internal regulator is powered by VCC. An internal POR pulse will be generated during the regulator power up until it is stable. After the initial power up, the BT815/6 will stay in the SLEEP state. When needed, the host can set the BT815/6 to the ACTIVE state by performing a SPI ACTIVE command. The graphics engine, the audio engine and the touch engine are only functional in the ACTIVE state. To save power the host can send a command to put the BT815/6 into any of the low power modes: STANDBY, SLEEP and POWERDOWN. In addition, the host is allowed to put the BT815/6 in POWERDOWN mode by driving the PD\_N pin to low, regardless of what state it is currently in. Refer to Figure 4-13 for the power state transitions. **Figure 4-13 Power State Transition** Document No.: BRT\_000220 Clearance No.: BRT#126 #### 4.9.3.1 ACTIVE state In ACTIVE state, the BT815/6 is in normal operation. The clock oscillator and PLL are functioning. The system clock applied to the BT815/6 core engines is enabled. #### 4.9.3.2 STANDBY state In STANDBY state, the clock oscillator and PLL remain functioning; the system clock applied to the BT815/6 core engines is disabled. All register contents are retained. #### 4.9.3.3 SLEEP state In SLEEP state, the clock oscillator, PLL and system clock applied to the BT815/6 core engines are disabled. All register contents are retained. #### 4.9.3.4 POWERDOWN state In POWERDOWN state, the clock oscillator, the PLL and the system clock applied to the BT815/6 core is disabled. The core engines are powered down while the SPI interface for host commands remains functional. All register contents are lost and reset to default when the chip is next switched on. The internal regulator remains on. #### 4.9.3.5 Wake up to ACTIVE from other power states When in the POWER DOWN state, if the device enters this state via an SPI command, then only the SPI ACTIVE command will bring the device back to the ACTIVE state, provided PD\_N pin is also high. However, if PD\_N is used instead, then making PD\_N high followed by a SPI ACTIVE command will wake up the device. Upon exiting this state, the device will perform a global reset, and will go through the same power up sequence. All settings from SPI commands will be reset except those that pertain to pin states during power down. The clock enable sequence mentioned in section 4.2.3 shall be executed to properly select and enable the system clock. From the SLEEP state, the host MPU sends an SPI ACTIVE command to wake the BT815/6 into the ACTIVE state. The host needs to wait for at least 20ms before accessing any registers or commands. This is to guarantee the clock oscillator and PLL are up and stable. From the STANDBY state, the host MPU sends SPI ACTIVE command to wake the BT815/6 into the ACTIVE state. The host can immediately access any register or command. #### 4.9.4 Reset and Boot-up Sequence There are a few hardware and software reset events which can be triggered to reset the BT815/6. Hardware reset events: - Power-on-Reset(POR) - Toggle the PD\_N pin #### Software reset events: - SPI command RST PULSE - SPI command to switch between the internal clock and the external clock - SPI command to enter POWERDOWN then wakeup After reset the BT815/6 will be in the SLEEP state. Upon receiving the SPI ACTIVE command (or CLKEXT followed by SPI ACTIVE command if external clock source is used), the clock oscillator and PLL will start up. Once the clock is stable, the chip will check and repair its internal RAM, running the configuration and release the clock to the system. The chip will exit the reset and boot-up state and enter into normal operations. The boot-up may take up to 300ms to complete. During boot up process, software should not access BT815/6 register or RAM. ### 4.9.5 Pin Status at Different Power States The BT815/6 pin status depends on the power state of the chip. See the following table for more details. At the power transition from ACTIVE to STANDBY or ACTIVE to SLEEP, all pins retain their previous status. The software needs to set AUDIO\_L, BACKLIGHT to a known state before issuing power transition commands. The pin status in the power down state can be changed by SPI command PIN\_PD\_STATE. | Pin Name | Default Drive | Reset | Normal | Power Down<br>(Default) | |-----------|---------------|--------------------------|----------|-------------------------| | AUDIO_L | 20mA | Out, Float | Out | Retain | | SCK | - | In | In | In | | MISO | 5mA | Out, Float<br>(CS_N = 1) | IO | Out, Float | | MOSI | 5mA | In | IO | In | | CS_N | = | In | In | In | | IO2 | 5mA | In | IO | Float | | GPIO0 | 5mA | In | IO | Float | | IO3 | 5mA | In | IO | Float | | GPIO1 | 5mA | In | IO | Float | | GPIO2 | 5mA | In | IO | Float | | INT_N | 5mA | OD, Float | OD / Out | Float | | PD_N | - | In | In | In | | GPIO3 | 5mA | In | IO | Float | | SPIM_SCLK | 5mA | In | Out | Float | | SPIM_MISO | 5mA | In | IO | Float | | SPIM_MOSI | 5mA | In | IO | Float | | SPIM_SS_N | 5mA | In | Out | Float | | SPIM_IO2 | 5mA | In | IO | Float | | SPIM_IO3 | 5mA | In | IO | Float | | X1/CLK | - | In | In | In | | XP | - | IO, Float | IO | Retain | | YP | - | IO, Float | IO | Retain | | XM | - | IO, Float | IO | Retain | | YM | - | IO, Float | IO | Retain | | CTP RST N | 5mA | Out | Out | Pull Low | | CTP_INT_N | 5mA | In | I/O | In | | CTP_SCL | 20mA | OD | IO | Float | | CTP SDA | 20mA | OD | IO | Float | | BACKLIGHT | 1.2mA | Out | Out | Pull Low | | DE | 1.2mA | Out | Out | Pull Low | | VSYNC | 1.2mA | Out | Out | Pull Low | | HSYNC | 1.2mA | Out | Out | Pull Low | | DISP | 1.2mA | Out | Out | Pull Low | | PCLK | 1.2mA | Out | Out | Pull Low | | R/G/B | 1.2mA | Out | Out | Pull Low | **Table 4-21 Pin Status** ## 5 Memory Map All memory and registers in the BT815/6 core are memory mapped in 22-bit address space with a 2-bit SPI command prefix. Prefix 0'b00 for read and 0'b10 for write to the address space, 0'b01 is reserved for Host Commands and 0'b11 undefined. The following are the memory space definition. | Start<br>Address | End<br>Address | Size | NAME | Description | |------------------|----------------|---------|---------|-----------------------------------------------------------------------------------------| | 00 0000h | 0F FFFFh | 1024 kB | RAM_G | General purpose graphics RAM | | 20 0000h | 2F FFFFh | 1024 kB | ROM | ROM codes, font table and bitmap | | 30 0000h | 30 1FFFh | 8 kB | RAM_DL | Display List RAM | | 30 2000h | 30 2FFFh | 4 kB | RAM_REG | Registers | | 30 8000h | 30 8FFFh | 4 kB | RAM_CMD | Command buffer | | 80 0000h | 107F FFFFh | 256 MB | FLASH | External NOR flash memory. Maximum 256MB. The address is used by internal command only. | Table 5-1 BT815/6 Memory Map **Note 1:** The addresses beyond this table are reserved and shall not be read or written unless otherwise specified. ## 5.1 Registers Table 5-2 shows the complete list of the BT815/6 registers. Refer to BT81X\_Series\_Programming\_Guide, Chapter 3 for details of the register function. | Address | Register Name | Bits | r/w | Reset | Description | |---------|----------------|------|-----|----------|-----------------------------------------------------------------------------------------------------------------| | (hex) | | | | value | _ | | 302000h | REG_ID | 8 | r/o | 7Ch | Identification register, always reads as 7Ch | | 302004h | REG_FRAMES | 32 | r/o | 0 | Frame counter, since reset | | 302008h | REG_CLOCK | 32 | r/o | 0 | Clock cycles, since reset | | 30200Ch | REG_FREQUENCY | 28 | r/w | 60000000 | Main clock frequency (Hz) | | 302010h | REG_RENDERMODE | 1 | r/w | 0 | Rendering mode: 0 = normal, 1 = single-line | | 302014h | REG_SNAPY | 11 | r/w | 0 | Scanline select for RENDERMODE 1 | | 302018h | REG_SNAPSHOT | 1 | r/w | - | Trigger for RENDERMODE 1 | | 30201Ch | REG_SNAPFORMAT | 6 | r/w | 20h | Pixel format for scanline readout | | 302020h | REG_CPURESET | 3 | r/w | 2 | Graphics, audio, and touch engines reset control. Bit2: audio, bit1: touch, bit0: graphics | | 302024h | REG_TAP_CRC | 32 | r/o | - | Live video tap crc. Frame CRC is computed every DL SWAP. | | 302028h | REG_TAP_MASK | 32 | r/w | FFFFFFFh | Live video tap mask | | 30202Ch | REG_HCYCLE | 12 | r/w | 224h | Horizontal total cycle count | | 302030h | REG_HOFFSET | 12 | r/w | 02Bh | Horizontal display start offset | | 302034h | REG_HSIZE | 12 | r/w | 1E0h | Horizontal display pixel count | | 302038h | REG_HSYNC0 | 12 | r/w | 000h | Horizontal sync fall offset | | 30203Ch | REG_HSYNC1 | 12 | r/w | 029h | Horizontal sync rise offset | | 302040h | REG_VCYCLE | 12 | r/w | 124h | Vertical total cycle count | | 302044h | REG_VOFFSET | 12 | r/w | 00Ch | Vertical display start offset | | 302048h | REG_VSIZE | 12 | r/w | 110h | Vertical display line count | | 30204Ch | REG_VSYNC0 | 10 | r/w | 000h | Vertical sync fall offset | | 302050h | REG_VSYNC1 | 10 | r/w | 00Ah | Vertical sync rise offset | | 302054h | REG_DLSWAP | 2 | r/w | 0 | Display list swap control | | 302058h | REG_ROTATE | 3 | r/w | 0 | Screen rotation control. Allow normal/mirrored/inverted for landscape or portrait orientation. | | 30205Ch | REG_OUTBITS | 9 | r/w | 0 | Output bit resolution, 3 register bits each for R/G/B. 0 indicates 8 bits, 1-7 indicates 1-7 bits respectively. | | 302060h | REG_DITHER | 1 | r/w | 1 | Output dither enable | | 302064h | REG_SWIZZLE | 4 | r/w | 0 | Output RGB signal swizzle | | 302068h | REG_CSPREAD | 1 | r/w | 1 | Output clock spreading enable | | | | | | Docume | ent No.: BRT_000220 | |---------------|----------------------|---------|----------|----------------|------------------------------------------------------------------------| | Address (hex) | Register Name | Bits | r/w | Reset<br>value | Description | | 30206Ch | REG_PCLK_POL | 1 | r/w | 0 | PCLK polarity: | | | | | <b>'</b> | | 0 = output on PCLK rising edge, | | | | | | | 1 = output on PCLK falling edge | | 302070h | REG_PCLK | 8 | r/w | 0 | PCLK frequency divider, 0 = disable | | 302074h | REG_TAG_X | 11 | r/w | 0 | Tag query X coordinate | | 302078h | REG_TAG_Y | 11 | r/w | 0 | Tag query Y coordinate | | 302076h | REG_TAG_T | 8 | r/o | 0 | Tag query result | | 30207CH | REG_VOL_PB | 8 | r/w | | Volume for playback | | | REG_VOL_SOUND | 8 | r/w | FFh<br>FFh | Volume for synthesizer sound | | 302084h | | _ | | | | | 302088h | REG_SOUND | 16 | r/w | 0 | Sound effect select | | 30208Ch | REG_PLAY | 1 | r/w | 0h | Start effect playback | | 302090h | REG_GPIO_DIR | 8 | r/w | 80h | Legacy GPIO pin direction, | | | | | <u> </u> | | 0 = input , 1 = output | | 302094h | REG_GPIO | 8 | r/w | 00h | Legacy GPIO read/write | | 302098h | REG_GPIOX_DIR | 16 | r/w | 8000h | Extended GPIO pin direction, | | | | | | | 0 = input , 1 = output | | 30209Ch | REG_GPIOX | 16 | r/w | 0080h | Extended GPIO read/write | | 3020A0h- | Reserved | - | - | - | Reserved | | 3020A4h | | | | | | | 3020A8h | REG_INT_FLAGS | 8 | r/o | 00h | Interrupt flags, clear by read | | 3020Ach | REG INT EN | 1 | r/w | 0 | Global interrupt enable, 1=enable | | 3020B0h | REG INT MASK | 8 | r/w | FFh | Individual interrupt enable, 1=enable | | 3020B4h | REG_PLAYBACK_START | 20 | r/w | 0 | Audio playback RAM start address | | 3020B8h | REG_PLAYBACK_LENGTH | 20 | r/w | 0 | Audio playback sample length (bytes) | | 3020BCh | REG_PLAYBACK_READPTR | 20 | r/o | | Audio playback current read pointer | | 3020C0h | REG_PLAYBACK_FREQ | 16 | r/w | 8000 | Audio playback current read pointer Audio playback sampling frequency | | 30200011 | REG_PLATBACK_FREQ | 10 | 1 / W | 8000 | | | 2020C4b | DEC DIAVBACK FORMAT | 1 | /··· | 0 | (Hz) | | 3020C4h | REG_PLAYBACK_FORMAT | 2 | r/w | 0 | Audio playback format | | 3020C8h | REG_PLAYBACK_LOOP | 1 | r/w | 0 | Audio playback loop enable | | 3020CCh | REG_PLAYBACK_PLAY | 1 | r/w | 0 | Start audio playback | | 3020D0h | REG_PWM_HZ | 14 | r/w | 250 | BACKLIGHT PWM output frequency | | | | | | | (Hz) | | 3020D4h | REG_PWM_DUTY | 8 | r/w | 128 | BACKLIGHT PWM output duty cycle | | | | | | | 0=0%, 128=100% | | 3020D8h | REG_MACRO_0 | 32 | r/w | 0 | Display list macro command 0 | | 3020DCh | REG_MACRO_1 | 32 | r/w | 0 | Display list macro command 1 | | 3020E0h - | Reserved | - | - | =. | Reserved | | 3020F4h | | | | | | | 3020F8h | REG CMD READ | 12 | r/w | 0 | Command buffer read pointer | | 3020FCh | REG CMD WRITE | 12 | r/o | 0 | Command buffer write pointer | | 302100h | REG CMD DL | 13 | r/w | 0 | Command display list offset | | 302104h | REG_TOUCH_MODE | 2 | r/w | 3 | Touch-screen sampling mode | | 302104h | REG_TOUCH_ADC_MODE | 1 | r/w | 1 | Set Touch ADC mode | | 30210011 | REG_CTOUCH_EXTENDED | 1 | 1 / ٧٧ | 1 | Set rouch ADC mode Set capacitive touch operation mode: | | | KLG_CTOOCTI_LXTENDED | | | | 0: extended mode (multi-touch) | | | | | | | 1: FT800 compatibility mode (single | | | | | | | touch). | | 20210Ch | DEC TOUCH CHARCE | 1.0 | / | 0000 | Touch charge time, units of 6 clocks | | 30210Ch | REG_TOUCH_CHARGE | 16 | r/w | 9000 | | | | REG_EHOST_TOUCH_X | | | | Touch host mode: touch x value | | | | | | _ | updated by host | | 302110h | REG_TOUCH_SETTLE | 4 | r/w | 3 | Touch settle time, units of 6 clocks | | 302114h | REG_TOUCH_OVERSAMPLE | 4 | r/w | 7 | Touch oversample factor | | | REG_EHOST_TOUCH_ID | 1 | | | Touch host mode: touch ID, 0-4 | | 302118h | REG_TOUCH_RZTHRESH | 16 | r/w | FFFFh | Touch resistance threshold | | | REG_EHOST_TOUCH_Y | | | | Touch host mode: touch x value | | | | 1 | | | updated by host | | 30211Ch | REG_TOUCH_ | 32 | r/o | - | Compatibility mode: touch-screen raw | | | RAW_XY | | | | (x-MSB16; y-LSB16) | | | REG_CTOUCH_TOUCH1_XY | 1 | | | Extended mode: touch-screen screen | | | | <u></u> | <u> </u> | | data for touch 1 (x-MSB16; y-LSB16) | | 302120h | REG_TOUCH_RZ | 16 | r/o | - | Compatibility mode: touch-screen | | | REG_CTOUCH_TOUCH4_Y | 1 | ] | | resistance | | | | 1 | 1 | | Extended mode: touch-screen screen | | | | | | | Y data for touch 4 | | 302124h | REG_TOUCH_ | 32 | r/o | - | Compatibility mode: touch-screen | | | SCREEN XY | | , - | | screen (x-MSB16; y-LSB16) | | L | | 1 | 1 | | | | | 1 | | | | Clearance No.: BR1_000220 Clearance No.: BR1#120 | |----------------------|--------------------------------|-----------|------------|----------------|------------------------------------------------------------------------| | Address (hex) | Register Name | Bits | r/w | Reset<br>value | Description | | | REG_CTOUCH_TOUCH0_XY | | | | Extended mode: touch-screen screen data for touch 0 (x-MSB16; y-LSB16) | | 302128h | REG_TOUCH_ | 32 | r/o | _ | Touch-screen screen (x-MSB16; y- | | 30212011 | TAG_XY | 52 | 1,0 | | LSB16) used for tag 0 lookup | | 30212Ch | REG_TOUCH_TAG | 8 | r/o | - | Touch-screen tag result 0 | | 302130h | REG_TOUCH_ | 32 | r/o | - | Touch-screen screen (x-MSB16; y- | | | TAG1_XY | | | | LSB16) used for tag 1 lookup | | 302134h | REG_TOUCH_TAG1 | 8 | r/o | - | Touch-screen tag result 1 | | 302138h | REG_TOUCH_ | 32 | r/o | - | Touch-screen screen (x-MSB16; y- | | 20212Ch | TAG2_XY REG TOUCH TAG2 | 0 | #/s | _ | LSB16) used for tag 2 lookup | | 30213Ch<br>302140h | REG_TOUCH_TAG2 | 8<br>32 | r/o<br>r/o | _ | Touch-screen tag result 2 Touch-screen screen (x-MSB16; y- | | 30214011 | TAG3_XY | 52 | 170 | | LSB16) used for tag 3 lookup | | 302144h | REG_TOUCH_TAG3 | 8 | r/o | - | Touch-screen tag result 3 | | 302148h | REG_TOUCH_ | 32 | r/o | - | Touch-screen screen (x-MSB16; y- | | | TAG4_XY | | | | LSB16) used for tag 4 lookup | | 30214Ch | REG_TOUCH_TAG4 | 8 | r/o | - | Touch-screen tag result 4 | | 302150h | REG_TOUCH_TRANSFORM_A | 32 | r/w | 00010000<br>h | Touch-screen transform coefficient (s15.16) | | 302154h | REG_TOUCH_TRANSFORM_B | 32 | r/w | 00000000 | Touch-screen transform coefficient | | 2024 501 | DEC TOUGH TRANSFORM C | 20 | , | h | (\$15.16) | | 302158h | REG_TOUCH_TRANSFORM_C | 32 | r/w | 00000000<br>h | Touch-screen transform coefficient (s15.16) | | 30215Ch | REG_TOUCH_TRANSFORM_ | 32 | r/w | 00000000 | Touch-screen transform coefficient | | | D | | | h | (s15.16) | | 302160h | REG_TOUCH_TRANSFORM_E | 32 | r/w | 00010000 | Touch-screen transform coefficient | | 302164h | REG_TOUCH_TRANSFORM_F | 32 | r/w | 00000000 | (s15.16) Touch-screen transform coefficient | | 30210411 | REG_TOOCH_TRANSFORM_I | 32 | 17 00 | h | (s15.16) | | 302168h | REG_TOUCH_CONFIG | 16 | r/w | 8381h | Touch configuration. | | | | | , | (BT816) | RTP/CTP select | | | | | | 0381h | RTP: short-circuit, sample clocks | | | | | | (BT815) | CTP: I2C address, CTPM type, low- | | 30216Ch | REG_CTOUCH_TOUCH4_X | 16 | r/o | _ | power mode, touch host mode Extended mode: touch-screen screen | | 30210011 | REG_CTOOCH_TOOCH4_X | | 170 | | X data for touch 4 | | 302170h | REG_EHOST_TOUCH_ACK | 4 | r/w | 0 | Touch host mode: acknowledgement | | 302174h | REG_BIST_EN | 1 | r/w | 0 | BIST memory mapping enable | | 302178h-<br>302187Ch | Reserved | - | - | - | Reserved | | 302187CII | REG_TRIM | 5 | r/w | 0 | Internal relaxation clock trimming | | 302184h | REG_INIM | 8 | | 0 | | | 302188h | REG_SPI_WIDTH | 3 | r/w | 0 | QSPI bus width setting | | | | | ., | | Bit [2]: extra dummy cycle on read | | | | | | | Bit [1:0]: bus width (0=1-bit, 1=2- | | | | | | | bit, 2=4-bit) | | 30218Ch | REG_TOUCH_DIRECT_XY | 32 | r/o | _ | Compatibility mode: Touch screen direct (x-MSB16; y-LSB16) | | | REG_CTOUCH_TOUCH2_XY | | | | conversions | | | REG_CTOOCH_TOOCH2_XT | | | | Extended mode: touch-screen screen | | | | | | | data for touch 2 (x-MSB16; y-LSB16) | | 302190h | REG_TOUCH_DIRECT_Z1Z2 | 32 | r/o | - | Compatibility mode: Touch screen | | | REG_CTOUCH_TOUCH3_XY | | | | direct (z1-MSB16; z2-LSB16)<br>conversions | | | KEG_C100C11_100C113_X1 | | | | Extended mode: touch-screen screen | | | | | | | data for touch 3 (x-MSB16; y-LSB16) | | 302194h- | Reserved | - | - | - | Reserved | | 302560h | DEC DATECTAND | 120 | 1- | | Channe data and | | 302564h<br>302574h | REG_DATESTAMP REG_CMDB_SPACE | 128<br>12 | r/o<br>r/w | FFCh | Stamp date code Command DL (bulk) space available | | 302574fi<br>302578h | REG_CMDB_SPACE REG_CMDB_WRITE | 32 | w/o | 0 | Command DL (bulk) space available Command DL (bulk) write | | 302576h | REG_ADAPTIVE_FRAMERATE | 1 | r/w | 1 | Reduce frame rate during complex | | | | _ | - | _ | drawing | | 3025ECh | REG_PLAYBACK_PAUSE | 1 | r/w | 0 | Audio playback pause | | 3025F0h | REG_FLASH_STATUS | 2 | r/w | 0 | Flash status | Table 5-2 Overview of BT815/6 Registers Document No.: BRT\_000220 Clearance No.: BRT#126 **Note:** All register addresses are 4-byte aligned. The value in the "Bits" column refers to the number of valid bits from bit 0 unless otherwise specified; other bits are reserved. ## 5.2 Chip ID The BT815/6 Chip ID can be read at memory location 0C0000h – 0C0003h. The reset values of these bytes are: - 0C0000h: 08h - 0C0001h: 15h (BT815), 16h(BT816) - 0C0002h: 01h - 0C0003h: 00h Note that the Chip ID location can be over-written by software. ## **6 Devices Characteristics and Ratings** ## 6.1 Absolute Maximum Ratings The absolute maximum ratings for the BT815/6 devices are as follows. These are in accordance with the Absolute Maximum Rating System (IEC 60134). Exceeding these may cause permanent damage to the device. | Parameter | Value | Unit | |--------------------------------------------|-------------------------------------|-------| | Storage Temperature | -65 to +150 | °C | | Floor Life (Out of Bag) At Factory Ambient | 168 (IPC/JEDEC J-STD-033A MSL Level | Hours | | (30°C / 60% Relative Humidity) | 3 Compliant)* | | | Ambient Temperature (Power Applied) | -40 to +85 | °C | | VCC Supply Voltage | 0 to +4 | V | | VCCIO Supply Voltage | 0 to +4 | V | | DC Input Voltage | -0.5 to + (VCCIO + 0.3) | V | **Table 6-1 Absolute Maximum Ratings** ## 6.2 ESD and Latch-up Specifications | Description | Specification | |-----------------------|---------------| | Human Body Mode (HBM) | > ± 2kV | | Machine mode (MM) | > ± 200V | | Latch-up | > ± 200mA | Table 6-2 ESD and Latch-Up Specifications ### 6.3 DC Characteristics | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |------------|-------------------|---------|---------|---------|-------|--------------| | VCCIO1/ | VCCIO operating | 1.62 | 1.80 | 1.98 | V | Normal | | VCCIO2/VCC | supply voltage | 2.25 | 2.50 | 2.75 | V | Operation | | IO3 | | 2.97 | 3.30 | 3.63 | V | | | VCC/VCCA | VCC operating | 2.97 | 3.30 | 3.63 | V | Normal | | | supply voltage | | | | | Operation | | Icc1 | Power Down | - | 0.2 | - | mA | Power down | | | current | | | | | mode | | Icc2 | Sleep current | ı | 0.6 | - | mA | Sleep Mode | | Icc3 | Standby current | ı | 3 | - | mA | Standby Mode | | Icc4 | Operating current | - | 22 | - | mA | Normal | | | | | | | | Operation | Table 6-3 Operating Voltage and Current | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|----------------------------------|-----------|---------|---------|-------|-------------| | Voh | Output Voltage<br>High | VCCIO-0.4 | - | - | V | Ioh=5mA | | Vol | Output Voltage<br>Low | - | - | 0.4 | V | Iol=5mA | | Vih | Input High<br>Voltage | 2.0 | - | - | V | | | Vil | Input Low<br>Voltage | - | - | 8.0 | V | | | Vth | Schmitt<br>Hysteresis<br>Voltage | 0.22 | - | 0.3 | V | | | Iin | Input leakage | -10 | - | 10 | uA | Vin = VCCIO | <sup>\*</sup> If the devices are stored out of the packaging, beyond this time limit, the devices should be baked before use. The devices should be ramped up to a temperature of $+125^{\circ}$ C and baked for up to 17 hours. | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|----------------------------------|---------|---------|---------|-------|---------------------| | | current | | | | | or 0 | | Ioz | Tri-state output leakage current | -10 | - | 10 | uA | Vin = VCCIO<br>or 0 | | Rpu | Pull-up resistor | - | 42 | - | kΩ | | | Rpd | Pull-down resistor | - | 44 | - | kΩ | | Table 6-4 Digital I/O Pin Characteristics (VCCIO = +3.3V) | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|----------------------------------|-----------|---------|---------|-------|---------------------| | Voh | Output Voltage<br>High | VCCIO-0.4 | - | - | V | Ioh=5mA | | Vol | Output Voltage<br>Low | - | - | 0.4 | V | Iol=5mA | | Vih | Input High<br>Voltage | 1.7 | - | - | V | - | | Vil | Input Low<br>Voltage | - | - | 0.7 | V | - | | Vth | Schmitt<br>Hysteresis<br>Voltage | 0.2 | - | 0.3 | V | - | | Iin | Input leakage current | -10 | - | 10 | uA | Vin = VCCIO<br>or 0 | | Ioz | Tri-state output leakage current | -10 | - | 10 | uA | Vin = VCCIO<br>or 0 | | Rpu | Pull-up resistor | - | 57 | - | kΩ | | | Rpd | Pull-down resistor | - | 59 | - | kΩ | | Table 6-5 Digital I/O Pin Characteristics (VCCIO = +2.5V) | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|----------------------------------|-----------|---------|---------|-------|---------------------| | Voh | Output Voltage<br>High | VCCIO-0.4 | ı | - | V | Ioh=5mA | | Vol | Output Voltage<br>Low | - | ı | 0.4 | V | Iol=5mA | | Vih | Input High<br>Voltage | 1.2 | - | - | V | - | | Vil | Input Low<br>Voltage | - | - | 0.6 | V | - | | Vth | Schmitt<br>Hysteresis<br>Voltage | 0.17 | - | 0.3 | V | - | | Iin | Input leakage current | -10 | - | 10 | uA | Vin = VCCIO<br>or 0 | | Ioz | Tri-state output leakage current | -10 | 1 | 10 | uA | Vin = VCCIO<br>or 0 | | Rpu | Pull-up resistor | - | 90 | - | kΩ | | | Rpd | Pull-down resistor | - | 97 | - | kΩ | | Table 6-6 Digital I/O Pin Characteristics (VCCIO = +1.8V) | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|--------------------------------------------|---------|---------|---------|-------|------------| | Rsw-on | X-,X+,Y- and Y+ | - | 6 | 10 | Ω | VCCIO=3.3V | | | Drive On resistance | - | 9 | 16 | Ω | VCCIO=1.8V | | Rsw-off | X-,X+,Y- and Y+<br>Drive Off<br>resistance | 10 | - | - | ΜΩ | | | Rpu | Touch sense pull up resistance | 78 | 100 | 125 | kΩ | | | Vth+ | Touch Detection | 1.59 | - | 2.04 | V | VCCIO=3.3V | | | rising-edge<br>threshold on XP<br>pin | 0.58 | - | 0.68 | V | VCCIO=1.8V | | Parameter | Description | Minimum | Typical | Maximum | Units | Conditions | |-----------|------------------------------------------------|---------|---------|---------|-------|------------| | Vth- | Touch Detection | 1.23 | - | 1.55 | V | VCCIO=3.3V | | | falling-edge<br>threshold on XP<br>pin | 0.51 | - | 0.56 | V | VCCIO=1.8V | | RI | X-axis and Y-<br>axis drive load<br>resistance | 200 | - | - | Ω | | **Table 6-7 Touch Sense Characteristics** ## 6.4 AC Characteristics ## 6.4.1 System Clock and Reset | | | Value | | | | |----------------------------------------------------------|---------|---------|---------|-------|--| | Parameter | Minimum | Typical | Maximum | Units | | | Internal Relaxation Clock | | | | | | | Trimmed frequency target | - | 12 | - | MHz | | | Trimmed frequency accuracy | - | ±1.2 | ±6.0 | % | | | Trimmed frequency variation over temperature and voltage | - | - | ±4.0 | % | | | Crystal | | | | | | | Frequency | - | 12.000 | - | MHz | | | X1/X2 Capacitance | - | - | 10 | pF | | | External clock input | | | | | | | Frequency | - | 12.000 | - | MHz | | | Duty cycle | 45 | 50 | 55 | % | | | Input voltage on X1/CLK | - | 3.3 | - | V | | | Reset | | | | | | | Reset pulse on PD_N | 5 | | | ms | | **Table 6-8 System Clock Characteristics** ## 6.4.2 SPI Interface Timing Figure 6-1 SPI Interface Timing | Parameter | Description | VCCIO=1.8V | | VCCIO=2.5V | | VCCIO=3.3V | | Units | |-----------|-------------------------------------------|------------|-----|------------|-----|------------|-----|-------| | | | Min | Max | Min | Max | Min | Max | | | Tsclk | SPI clock period<br>(SINGLE/DUAL<br>mode) | 33.3 | | 33.3 | | 33.3 | | ns | | Tsclk | SPI clock period (QUAD mode) | 33.3 | | 33.3 | | 33.3 | | ns | | Tsclkl | SPI clock low | 13 | | 13 | | 13 | | ns | Document No.: BRT\_000220 Clearance No.: BRT#126 | | | | | | | | | 5 22 | |--------|-------------------------|----|----|-----|----|----|----|------| | | duration | | | | | | | | | Tsclkh | SPI clock high duration | 13 | | 13 | | 13 | | ns | | Tsac | SPI access time | 4 | | 3.5 | | 3 | | ns | | Tisu | Input Setup | 4 | | 3.5 | | 3 | | ns | | Tih | Input Hold | 0 | | 0 | | 0 | | ns | | Tzo | Output enable delay | | 16 | | 13 | | 11 | ns | | Toz | Output disable delay | | 13 | | 11 | | 10 | ns | | Tod | Output data delay | | 15 | | 12 | | 11 | ns | | Tcsnh | CSN hold time | 0 | | 0 | | 0 | | ns | **Table 6-9 SPI Interface Timing Specifications** ## 6.4.3 RGB Interface Timing | | | Value | | | | |-----------|---------------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|-------| | Parameter | Description | Min | Тур | Max | Units | | Tpclk | Pixel Clock period | 13.9 | 27.8 | | ns | | Tpclkdc | Pixel Clock duty cycle | 40 | 50 | 60 | % | | Td | Output delay relative to PCLK rising edge (REG_PCLK_POL=0) or falling edge (REG_PCLK_POL=1). Applied for all the RGB output pins. | | | 4 | ns | | Th | Output hold time relative to PCLK rising edge (REG_PCLK_POL=0) or falling edge (REG_PCLK_POL=1). Applied for all the RGB output pins. | 0.5 | | | ns | **Table 6-10 RGB Interface Timing Characteristics** Figure 6-2 RGB Interface Timing ## 7 Application Examples Figure 7-1 BT815 application circuit Figure 7-2 BT816 application circuit ## 8 Package Parameters The BT815/6 is available in VQFN-64 package. The package dimensions, markings and solder reflow profile for all packages are described in following sections. ## 8.1 Part Markings ## **8.1.1** Top Side #### Notes: - 1. YYWW = Date Code, where YY is year and WW is week number - 2. BRT part number will be either BT815Q or BT816Q as per device selected. #### 8.1.2 Bottom Side No markings should be placed on the bottom side. ## 8.2 VQFN-64 Package Dimensions | | Α | A1 | А3 | b | D | E | D2 | E2 | е | L | K | |------|------|------|-------|------|------|------|------|------|------|------|------| | MIN. | 0.70 | 0.00 | | 0.18 | | | 5.95 | 5.95 | | 0.35 | 0.20 | | NOM. | 0.75 | 0.02 | 0.203 | 0.25 | 9.00 | 9.00 | 6.00 | 6.00 | 0.50 | 0.40 | | | MAX. | 0.80 | 0.05 | | 0.30 | | | 6.05 | 6.05 | | 0.45 | · | All dimensions are in millimetres (mm) Figure 8-1 VQFN-64 Package Dimensions ### 8.3 Solder Reflow Profile The recommended solder reflow profile for the package is shown in Figure 8-2. Figure 8-2 BT815/6 Solder Reflow Profile The recommended values for the solder reflow profile are detailed in Figure 8-2. Values are shown for both a completely Pb free solder process (i.e., the BT815/6 is used with Pb free solder), and for a non-Pb free solder process (i.e., the BT815/6 is used with non-Pb free solder). | Profile Feature | Pb Free Solder Process | Non-Pb Free Solder Process | |---------------------------------------------------|------------------------|----------------------------| | Average Ramp Up Rate $(T_s \text{ to } T_p)$ | 3°C / second Max. | 3°C / Second Max. | | Preheat | | | | - Temperature Min (T₅ Min.) | 150°C | 100°C | | - Temperature Max (Ts Max.) | 200°C | 150°C | | - Time (t <sub>s</sub> Min to t <sub>s</sub> Max) | 60 to 120 seconds | 60 to 120 seconds | | Time Maintained Above Critical Temperature | | | | T <sub>L</sub> : | 217°C | 183°C 60 to 150 seconds | | - Temperature (T <sub>L</sub> ) | 60 to 150 seconds | | | - Time (t∟) | | | | Peak Temperature (T <sub>p</sub> ) | 260°C | 240°C | | Time within 5°C of actual Peak Temperature | 20 to 40 seconds | 20 to 40 seconds | | $(t_p)$ | | | | Ramp Down Rate | 6°C / second Max. | 6°C / second Max. | | Time for $T = 25$ °C to Peak Temperature, $T_p$ | 8 minutes Max. | 6 minutes Max. | **Table 8-1 Reflow Profile Parameter Values** Document No.: BRT\_000220 Clearance No.: BRT#126 ## 9 Contact Information #### Head Quarters - Singapore Branch Office - Taipei, Taiwan Bridgetek Pte Ltd, Taiwan Branch Bridgetek Pte Ltd 178 Paya Lebar Road, #07-03 Singapore 409030 Tel: +65 6547 4827 Fax: +65 6841 6071 Taiwan, R.O.C. Tel: +886 (2) 8797 5691 Taipei 114 Fax: +886 (2) 8751 9737 E-mail (Sales) sales.apac@brtchip.com E-mail (Sales) sales.apac@brtchip.com E-mail (Support) support.apac@brtchip.com E-mail (Support) support.apac@brtchip.com #### **Branch Office - Glasgow, United Kingdom Branch Office - Vietnam** Bridgetek Pte. Ltd. Unit 1, 2 Seaward Place, Centurion Business Park Glasgow G41 1HH United Kingdom Tel: +44 (0) 141 429 2777 Fax: +44 (0) 141 429 2758 E-mail (Sales) sales.emea@brtichip.com E-mail (Support) support.emea@brtchip.com Bridgetek VietNam Company Limited Lutaco Tower Building, 5th Floor, 173A Nguyen Van Troi, 2 Floor, No. 516, Sec. 1, Nei Hu Road, Nei Hu District Ward 11, Phu Nhuan District, Ho Chi Minh City, Vietnam Tel: 08 38453222 Fax: 08 38455222 E-mail (Sales) sales.apac@brtchip.com E-mail (Support) support.apac@brtchip.com #### **Web Site** http://brtchip.com/ #### **Distributor and Sales Representatives** Please visit the Sales Network page of the Bridgetek Web site for the contact details of our distributor(s) and sales representative(s) in your country. System and equipment manufacturers and designers are responsible to ensure that their systems, and any Bridgetek Pte Ltd (BRT Chip) devices incorporated in their systems, meet all applicable safety, regulatory and system-level performance requirements. All application-related information in this document (including application descriptions, suggested Bridgetek devices and other materials) is provided for reference only. While Bridgetek has taken care to assure it is accurate, this information is subject to customer confirmation, and Bridgetek disclaims all liability for system designs and for any applications assistance provided by Bridgetek. Use of Bridgetek devices in life support and/or safety applications is entirely at the user's risk, and the user agrees to defend, indemnify, and hold harmless Bridgetek from any and all damages, claims, suits, or expense resulting from such use. This document is subject to change without notice. No freedom to use patents or other intellectual property rights is implied by the publication of this document. Neither the whole nor any part of the information contained in, or the product described in this document, may be adapted, or reproduced in any material or electronic form without the prior written consent of the copyright holder. Bridgetek Pte Ltd, 178 Paya Lebar Road, #07-03, Singapore 409030. Singapore Registered Company Number: 201542387H. ## **Appendix A - References** #### **Document References** BT81X Series Programming Guide AN 252 FT800 Audio Primer AN 254 FT800 Designs with Visual TFT AN 259 FT800 Example with 8-bit MCU AN 275 FT800 Example with Arduino AN 276 Audio File Conversion AN 277 FT800 Create User Defined Font AN 281 FT800 Emulator Library User Guide AN 291 FT800 Create Multi-Language Font AN 299 FT800 FT801 Internal Clock Trimming AN 303 - FT800 Image File Conversion AN 308 FT800 Example with an 8-bit MCU AN 312 FT800 Example with ARM AN 314 FT800 Advanced Techniques - Working with Bitmaps AN 318 Arduino Library for FT800 Series AN 320 FT800 Example with PIC BRT AN 037 EVE Screen Editor User Guide AN 336 FT8xx - Selecting an LCD Display FT800 Series Sample Application **EVE Frequently Asked Questions** ## **Acronyms and Abbreviations** | Terms | Description | |------------------|----------------------------------------------------| | ADPCM | Adaptive Differential Pulse Code Modulation | | ASCII | American Standard Code for Information Interchange | | ASTC | Adaptive Scalable Texture Compression | | СТРМ | Capacitive Touch Panel Module | | CTSE | Capacitive Touch Screen Engine | | EVE | Embedded Video Engine | | HMI | Human Machine Interfaces | | I <sup>2</sup> C | Inter-Integrated Circuit | | LCD | Liquid Crystal Display | | LED | Light Emitting Diode | | MCU | Micro Controller Unit | |------|----------------------------------------| | MPU | Micro Processor Unit | | PCM | Pulse Code Modulation | | PLL | Phased Locked Loop | | PWM | Pulse Width Modulation | | WVGA | Wide Video Graphics Array | | ROM | Read Only Memory | | SPI | Serial Peripheral Interface | | VQFN | Very Thin Quad Flat Non-Leaded Package | ## **Appendix B - List of Figures and Tables** ## **List of Figures** | Figure 2-1 BT815/6 Advanced Embedded Video Engine Block Diagram | 3 | |-----------------------------------------------------------------|----| | Figure 2-2 BT815/6 System Design Diagram | 3 | | Figure 3-1 Pin Configuration BT815 VQFN-64(Top View) | 7 | | Figure 3-2 Pin Configuration BT816 VQFN-64 (Top View) | 7 | | Figure 4-1 SPI Master and Slave in the Master Read Case | 12 | | Figure 4-2 Single/Dual SPI Interface connection | 12 | | Figure 4-3 Quad SPI Interface connection | 13 | | Figure 4-4 Internal relaxation oscillator connection | 19 | | Figure 4-5 Crystal Oscillator Connection | 19 | | Figure 4-6 External Clock Input | 19 | | Figure 4-7 Flash Interface States | 25 | | Figure 4-8 RGB Timing Waveforms | 27 | | Figure 4-9 Resistive Touch Screen Connection | 31 | | Figure 4-10 Touch Screen Connection | 32 | | Figure 4-11 Touch Host Mode Connections | 34 | | Figure 4-12 Internal Regulator | 36 | | Figure 4-13 Power State Transition | 36 | | Figure 6-1 SPI Interface Timing | 45 | | Figure 6-2 RGB Interface Timing | 46 | | Figure 7-1 BT815 application circuit | 47 | | Figure 7-2 BT816 application circuit | 48 | | Figure 8-1 VQFN-64 Package Dimensions | 50 | | Figure 8-2 BT815/6 Solder Reflow Profile | 50 | | List of Tables | | | Table 3-1 BT815/6 Pin Description | 10 | | Table 4-1 QSPI Channel Selection | 11 | | Table 4-2 Host Memory Read Transaction | 13 | | Table 4-3 Host Memory Write Transaction | 14 | | Table 4-4 Host Command Transaction | 14 | | Table 4-5 Host Command List | 18 | | Table 4-6 Interrupt Flags bit assignment | 18 | | Table 4-7 Font Table Format | 21 | | Table 4-8 ROM Font Table | 22 | | Table 4-9 ROM font ASCII character width in pixels | 24 | | Table 4-10 ROM Font Extended ASCII Characters | 24 | | Table 4-11 RGB PCLK Frequency | 26 | | Table 4-12 REG_SWIZZLE RGB Pins Mapping | 26 | | Table 4-13 Registers for RGB Horizontal and Vertical Timings | 27 | |--------------------------------------------------------------|----| | Table 4-14 Output Drive Current Selection | 28 | | Table 4-15 Sound Effect | 29 | | Table 4-16 MIDI Note Effect | 30 | | Table 4-17 Resistive Touch Controller Operating Mode | 31 | | Table 4-18 Capacitive Touch Controller Operating Mode | 32 | | Table 4-19 Registers for Touch Host Mode | 34 | | Table 4-20 Power Supply | 35 | | Table 4-21 Pin Status | 38 | | Table 5-1 BT815/6 Memory Map | 39 | | Table 5-2 Overview of BT815/6 Registers | 41 | | Table 6-1 Absolute Maximum Ratings | 43 | | Table 6-2 ESD and Latch-Up Specifications | 43 | | Table 6-3 Operating Voltage and Current | 43 | | Table 6-4 Digital I/O Pin Characteristics (VCCIO = +3.3V) | 44 | | Table 6-5 Digital I/O Pin Characteristics (VCCIO = +2.5V) | 44 | | Table 6-6 Digital I/O Pin Characteristics (VCCIO = +1.8V) | 44 | | Table 6-7 Touch Sense Characteristics | 45 | | Table 6-8 System Clock Characteristics | 45 | | Table 6-9 SPI Interface Timing Specifications | 46 | | Table 6-10 RGB Interface Timing Characteristics | 46 | | Table 8-1 Reflow Profile Parameter Values | 51 | Document No.: BRT\_000220 Clearance No.: BRT#126 # **Appendix C - Revision History** Document Title: BT815/6 Advanced Embedded Video Engine Datasheet Document Reference No.: BRT\_000220 Clearance No.: BRT#126 Product Page: <a href="https://brtchip.com/ic-module/">https://brtchip.com/ic-module/</a> Document Feedback: Send Feedback | Revision | Changes | Date | |----------|--------------------------------------------------------------------|------------| | Draft | Initial Release | 22-02-2018 | | 1.0 | Added application circuit / internal clock function and parameters | 15-08-2018 | | 1.1 | Update Fig8-1 package dimensions | 26-04-2022 |