# MCP1623/24 # **Low-Voltage Input Boost Regulator** for PIC® Microcontrollers #### **Features** - AEC-Q100 Automotive Qualified, See Product Identification System - · Up to 96% Typical Efficiency - · 425 mA Typical Peak Input Current Limit: - $I_{OUT}$ > 50 mA @ 1.2V $V_{IN}$ , 3.3V $V_{OUT}$ - $I_{OUT}$ > 175 mA @ 2.4V $V_{IN}$ , 3.3V $V_{OUT}$ - I<sub>OUT</sub> > 175 mA @ 3.3V V<sub>IN</sub> 5.0V V<sub>OUT</sub> - Low Start-Up Voltage: 0.65V, 3.3V V<sub>OUT</sub> @ 1 mA (typical) - Low Operating Input Voltage: 0.35V, Typical 3.3V<sub>OUT</sub> @ 1 mA - Adjustable Output Voltage Range: 2.0V to 5.5V - Maximum Input Voltage ≤ V<sub>OUT</sub> < 5.5V</li> - Automatic PFM/PWM Operation (MCP1624) - PWM-Only Operation (MCP1623) - · PWM Operation: 500 kHz - Low Device Quiescent Current: 19 μA, Typical PFM Mode - · Internal Synchronous Rectifier - · Internal Compensation - · Inrush Current Limiting and Internal Soft Start - · True Load Disconnect - Shutdown Current (All States): <1 μA</li> - · Low Noise, Anti-Ringing Control - · Overtemperature Protection - Available Packages: - 6-Lead SOT-23 - 8-Lead 2 x 3 DFN # **Applications** - Automotive - One, Two and Three-Cell Alkaline and NiMH/NiCd Low-Power PIC<sup>®</sup> Microcontroller Applications #### **General Description** The MCP1623/24 is a compact, high-efficiency, fixed-frequency, synchronous step-up DC-DC converter. It provides an easy-to-use power supply solution for PIC microcontroller applications powered by either single-cell, two-cell or three-cell alkaline, NiCd, NiMH and single-cell Li-Ion or Li-Polymer batteries. Low-voltage technology allows the regulator to start up without high inrush current or output voltage overshoot from a low 0.65V input. High efficiency is accomplished by integrating the low-resistance N-Channel Boost switch and synchronous P-Channel switch. All compensation and protection circuitry are integrated to minimize external components. For standby applications, the MCP1624 operates and consumes only 19 $\mu\text{A}$ while operating at no load. A "true" Load Disconnect mode provides input to output isolation while disabled (EN = GND) by removing the normal boost regulator diode path from input to output. This mode consumes less than 1 $\mu$ A of input current. Output voltage is set by a small external resistor divider. #### **Package Types** # **Typical Application** FIGURE 1: Typical Application Circuit. FIGURE 2: MCP1624 Efficiency vs. $I_{OUT}$ , $V_{OUT} = 3.3V$ . #### 1.0 ELECTRICAL CHARACTERISTICS # Absolute Maximum Ratings<sup>†</sup> | EN, FB, V <sub>IN,</sub> V <sub>SW</sub> , V <sub>OUT</sub> – GND | +6.5V | |-------------------------------------------------------------------|---------------------------------------------------| | EN, FB | < maximum of $V_{OUT}$ or $V_{IN} > (GND - 0.3V)$ | | Output Short-Circuit Current | Continuous | | Power Dissipation | Internally Limited | | Storage Temperature | –65°C to +150°C | | Ambient Temperature with Power Applied | 40°C to +85°C | | Operating Junction Temperature | 40°C to +125°C | | ESD Protection on All Pins <sup>(1)</sup> : | | | HBM | ±4 kV | | MM | ±400V | | CDM | ±1.5 kV | **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability. **Note 1:** Testing was performed per the AEC-Q100 standard. ESD CDM was tested on the 6L SOT-23 package. For additional information please contact your local Microchip sales office. #### DC CHARACTERISTICS **Electrical Characteristics:** Unless otherwise indicated, $V_{IN}$ = 1.2V, $C_{OUT}$ = $C_{IN}$ = 10 $\mu$ F, L = 4.7 $\mu$ H, $V_{OUT}$ = 3.3V, $I_{OUT}$ = 15 mA, $T_A$ = +25 °C. **Boldface** specifications apply over the T<sub>A</sub> range of –40°C to +85°C. | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | | | |-----------------------------------------|---------------------|-------|------|-------|-------|-----------------------------------------------------------------------------------------------|--|--|--| | Input Characteristics | | | | | | | | | | | Minimum Start-Up Voltage | V <sub>IN</sub> | _ | 0.65 | 8.0 | V | Note 1 | | | | | Minimum Input Voltage after<br>Start Up | V <sub>IN</sub> | _ | 0.35 | _ | V | Note 1 | | | | | Output Voltage Adjust Range | V <sub>OUT</sub> | 2.0 | _ | 5.5 | V | V <sub>OUT</sub> ≥ V <sub>IN</sub> (Note 2) | | | | | Maximum Output Current | I <sub>OUT</sub> | 50 | _ | _ | mA | 1.5V V <sub>IN</sub> , 3.3V V <sub>OUT</sub> | | | | | Feedback Voltage | V <sub>FB</sub> | 1.120 | 1.21 | 1.299 | V | _ | | | | | Feedback Input Bias Current | I <sub>VFB</sub> | _ | 10 | _ | pА | _ | | | | | Quiescent Current – PFM mode | I <sub>QPFM</sub> | _ | 19 | 30 | μA | Measured at $V_{OUT} = 4.0V$ ;<br>EN = $V_{IN}$ , $I_{OUT} = 0$ mA<br>(Note 3) | | | | | Quiescent Current – PWM mode | I <sub>QPWM</sub> | _ | 220 | _ | μA | Measured at V <sub>OUT</sub> ; EN = V <sub>IN</sub> I <sub>OUT</sub> = 0 mA ( <b>Note 3</b> ) | | | | | Quiescent Current – Shutdown | I <sub>Q</sub> SHDN | _ | 0.7 | 2.3 | μA | V <sub>OUT</sub> = EN = GND;<br>Includes N-Channel and<br>P-Channel switch leakage | | | | | NMOS Switch Leakage | I <sub>NLK</sub> | _ | 0.3 | _ | μA | $V_{IN} = V_{SW} = 5V; V_{OUT} = 5.5V V_{EN} = V_{FB} = GND$ | | | | - **Note 1:** $3.3 \text{ k}\Omega$ resistive load, $3.3 \text{V}_{\text{OUT}}$ (1 mA). - **2:** For $V_{IN} > V_{OUT}$ , $V_{OUT}$ will not remain in regulation. - 3: $I_Q$ is measured from $V_{OUT}$ ; $V_{IN}$ quiescent current will vary with boost ratio. $V_{IN}$ quiescent current can be estimated by: $(I_{QPFM} * (V_{OUT}/V_{IN}))$ , $(I_{QPWM} * (V_{OUT}/V_{IN}))$ . - 4: Peak current limit determined by characterization, not production tested - **5**: $220\Omega$ resistive load, $3.3V_{OUT}$ (15 mA) # DC CHARACTERISTICS (CONTINUED) **Electrical Characteristics:** Unless otherwise indicated, $V_{IN}$ = 1.2V, $C_{OUT}$ = $C_{IN}$ = 10 $\mu$ F, L = 4.7 $\mu$ H, $V_{OUT}$ = 3.3V, $I_{OUT}$ = 15 mA, $T_A$ = +25°C. **Boldface** specifications apply over the T<sub>A</sub> range of –40°C to +85°C. | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | |-------------------------------------|-----------------------------------------------------------------|------|-------|------|---------------------|-------------------------------------------------------------------------------------------| | PMOS Switch Leakage | I <sub>PLK</sub> | | 0.05 | _ | μA | V <sub>IN</sub> = VS <sub>W</sub> = GND;<br>V <sub>OUT</sub> = 5.5V | | NMOS Switch ON Resistance | R <sub>DS(ON)N</sub> | | 0.6 | _ | Ω | $V_{IN}$ = 3.3V, $I_{SW}$ = 100 mA | | PMOS Switch ON Resistance | R <sub>DS(ON)P</sub> | | 0.9 | _ | Ω | $V_{IN}$ = 3.3V, $I_{SW}$ = 100 mA | | NMOS Peak Switch Current<br>Limit | I <sub>N(MAX)</sub> | 300 | 425 | _ | mA | Note 4 | | V <sub>OUT</sub> Accuracy | V <sub>OUT</sub> % | -7.4 | _ | +7.4 | % | Includes line and load<br>regulation; V <sub>IN</sub> = 1.5V,<br>I <sub>OUT</sub> = 50 mA | | Line Regulation | (ΔV <sub>OUT</sub> /<br>V <sub>OUT</sub> )/<br>ΔV <sub>IN</sub> | 1 | 0.01 | _ | %/V | V <sub>IN</sub> = 1.5V to 3V<br>I <sub>OUT</sub> = 25 mA | | Load Regulation | ΔV <sub>OUT</sub> /<br>V <sub>OUT</sub> | _ | 0.01 | _ | % | I <sub>OUT</sub> = 25 mA to 50 mA;<br>V <sub>IN</sub> = 1.5V | | Maximum Duty Cycle | DC <sub>MAX</sub> | | 90 | _ | % | _ | | Switching Frequency | f <sub>SW</sub> | 370 | 500 | 630 | kHz | _ | | EN Input Logic High | $V_{IH}$ | 90 | | _ | %of V <sub>IN</sub> | I <sub>OUT</sub> = 1 mA | | EN Input Logic Low | $V_{IL}$ | | | 20 | %of V <sub>IN</sub> | I <sub>OUT</sub> = 1 mA | | EN Input Leakage Current | I <sub>ENLK</sub> | _ | 0.005 | _ | μA | V <sub>EN</sub> = 5V | | Soft Start Time | t <sub>SS</sub> | | 750 | _ | μS | EN Low-to-High, 90% of V <sub>OUT</sub> (Note 5) | | Thermal Shutdown Die<br>Temperature | T <sub>SD</sub> | | 150 | _ | °C | _ | | Die Temperature Hysteresis | T <sub>SDHYS</sub> | _ | 10 | _ | °C | _ | - **Note 1:** $3.3 \text{ k}\Omega$ resistive load, $3.3 \text{V}_{\text{OUT}}$ (1 mA). - **2:** For $V_{IN} > V_{OUT}$ , $V_{OUT}$ will not remain in regulation. - 3: I<sub>Q</sub> is measured from V<sub>OUT</sub>; V<sub>IN</sub> quiescent current will vary with boost ratio. V<sub>IN</sub> quiescent current can be estimated by: (I<sub>QPFM</sub> \* (V<sub>OUT</sub>/V<sub>IN</sub>)), (I<sub>QPWM</sub> \* (V<sub>OUT</sub>/V<sub>IN</sub>)). - 4: Peak current limit determined by characterization, not production tested - **5:** $220\Omega$ resistive load, $3.3V_{OUT}$ (15 mA) # **TEMPERATURE SPECIFICATIONS** **Electrical Specifications:** Unless otherwise indicated, $V_{IN}$ = 1.2V, $C_{OUT}$ = $C_{IN}$ = 10 $\mu$ F, L = 4.7 $\mu$ H, $V_{OUT}$ = 3.3V, $I_{OUT}$ = 15 mA, $T_A$ = +25°C. **Boldface** specifications apply over the T<sub>A</sub> range of –40°C to +85°C. | Parameters | Sym. | Min. | Тур. | Max. | Units | Conditions | | | | |--------------------------------------|----------------|-----------------|-------|------|-------|--------------|--|--|--| | Temperature Ranges | | | | | | | | | | | Operating Junction Temperature Range | $T_J$ | <del>-4</del> 0 | _ | +125 | °C | Steady state | | | | | Storage Temperature Range | T <sub>A</sub> | -65 | _ | +150 | °C | _ | | | | | Maximum Junction Temperature | $T_J$ | _ | _ | +150 | °C | Transient | | | | | Package Thermal Resistance | | | | | | | | | | | Thermal Resistance, 6LD-SOT-23 | $\theta_{JA}$ | _ | 190.5 | _ | °C/W | _ | | | | | Thermal Resistance, 8LD-2x3 DFN | $\theta_{JA}$ | _ | 75 | _ | °C/W | _ | | | | # 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. **FIGURE 2-1:** MCP1624 $V_{OUT} I_Q vs.$ Ambient Temperature in PFM Mode, $V_{IN} = 1.2V.$ **FIGURE 2-2:** MCP1623 $V_{OUT}I_Q$ vs. Ambient Temperature in PWM Mode, $V_{IN}$ = 1.2V. FIGURE 2-3: I<sub>OUTMAX</sub> vs. V<sub>OUT</sub>. **FIGURE 2-4:** MCP1624 Efficiency vs. $I_{OUT}$ , $V_{OUT}$ = 2.0V. FIGURE 2-5: MCP1624 Efficiency vs. $I_{OUT}$ , $V_{OUT}$ = 3.3V. **FIGURE 2-6:** MCP1624 Efficiency vs. $I_{OUT}$ , $V_{OUT} = 5.0V$ . **FIGURE 2-7:** MCP1623 Efficiency vs. $I_{OUT}$ , $V_{OUT}$ = 2.0V. **FIGURE 2-8:** MCP1623 Efficiency vs. $I_{OUT}$ , $V_{OUT}$ = 3.3V. **FIGURE 2-9:** MCP1623 Efficiency vs. $I_{OUT}$ , $V_{OUT}$ = 5.0V. FIGURE 2-10: Minimum Start-Up and Shutdown $V_{IN}$ into Resistive Load vs. $I_{OUT}$ , $V_{OUT} = 3.3V$ . **FIGURE 2-11:** $F_{OSC}$ vs. Ambient Temperature, $V_{OUT} = 3.3V$ . FIGURE 2-12: MCP1623 PWM Pulse Skipping Mode Threshold vs. I<sub>OUT</sub>. **FIGURE 2-13:** Input No Load Current vs. $V_{IN}$ . **FIGURE 2-14:** N-Channel and P-Channel $R_{DSON}$ vs. > of $V_{IN}$ or $V_{OUT}$ . **FIGURE 2-15:** MCP1624 PFM/PWM Threshold Current vs. V<sub>IN</sub>. **FIGURE 2-16:** MCP1624 3.3V V<sub>OUT</sub> PFM Mode Waveforms. **FIGURE 2-17:** MCP1623 $3.3V V_{OUT}$ PWM Mode Waveforms. FIGURE 2-18: High Load Waveforms. FIGURE 2-19: 3.3V Start Up after Enable. FIGURE 2-20: 3.3V Start Up when $V_{IN} = V_{ENABLE}$ . **FIGURE 2-21:** MCP1624 3.3V V<sub>OUT</sub> Load Transient Waveforms. FIGURE 2-22: MCP1623 3.3V V<sub>OUT</sub> Load Transient Waveforms. **FIGURE 2-23:** MCP1623 2.0V V<sub>OUT</sub> Load Transient Waveforms. FIGURE 2-24: 3.3V V<sub>OUT</sub> Line Transient Waveforms. #### 3.0 PIN DESCRIPTIONS The descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE | MCP16 | 623/24 | Comphal | Description | |--------|---------|-------------------|-----------------------------------------------------------------| | SOT-23 | 2x3 DFN | Symbol | Description | | 1 | 5 | SW | Switch Node, Boost Inductor Input Pin | | 2 | _ | GND | Ground Pin | | 3 | 4 | EN | Enable Control Input Pin | | 4 | 1 | V <sub>FB</sub> | Feedback Voltage Pin | | 5 | _ | V <sub>OUT</sub> | Output Voltage Pin | | 6 | 8 | V <sub>IN</sub> | Input Voltage Pin | | _ | 2 | S <sub>GND</sub> | Signal Ground Pin | | _ | 3 | $P_{GND}$ | Power Ground Pin | | _ | 7 | V <sub>OUTS</sub> | Output Voltage Sense Pin | | _ | 6 | V <sub>OUTP</sub> | Output Voltage Power Pin | | _ | 9 | EP | Exposed Thermal Pad (EP); must be connected to V <sub>SS.</sub> | #### 3.1 Switch Node Pin (SW) Connects the inductor from the input voltage to the SW pin. The SW pin carries inductor current and can be as high as 425 mA peak. The integrated N-Channel switch drain and integrated P-Channel switch source are internally connected at the SW node. # 3.2 Ground Pin (GND) The ground or return pin is used for a circuit ground connection. Length of trace from the input cap return, output cap return and GND pin should be made as short as possible to minimize noise on the GND pin. #### 3.3 Enable Pin (EN) The EN pin is a logic-level input used to enable or disable device switching and lower quiescent current while disabled. A logic high (greater than 90% of $V_{\rm IN}$ ) will enable the regulator output. A logic low (less than 20% of $V_{\rm IN}$ ) will ensure that the regulator is disabled. ## 3.4 Feedback Voltage Pin (V<sub>FB</sub>) The FB pin is used to provide output voltage regulation by using a resistor divider. The FB voltage will be 1.21V (typical) with the output voltage in regulation. #### 3.5 Output Voltage Pin (VOLT) The output voltage pin connects the integrated P-Channel MOSFET to the output capacitor. The FB voltage divider is also connected to the $V_{OUT}$ pin for voltage regulation. # 3.6 Power Supply Input Voltage Pin (V<sub>IN</sub>) Connects the input voltage source to $V_{\text{IN}}.$ The input source should be decoupled to GND with a 4.7 $\mu F$ minimum capacitor. # 3.7 Signal Ground Pin (S<sub>GND</sub>) The signal ground pin is used as a return for the integrated $V_{REF}$ and error amplifier. In the 2x3 DFN package, the $S_{GND}$ and power ground ( $P_{GND}$ ) pins are connected externally. #### 3.8 Power Ground Pin (P<sub>GND</sub>) The power ground pin is used as a return for the high-current, N-Channel switch. In the 2x3 DFN package, the $P_{GND}$ and signal ground ( $S_{GND}$ ) pins are connected externally. #### 3.9 Output Voltage Sense Pin (V<sub>OUTS</sub>) The output voltage sense pin connects the regulated output voltage to the internal bias circuits. In the 2x3 DFN package, $V_{OUTS}$ and $V_{OUTP}$ are connected externally. # 3.10 Output Voltage Power Pin (V<sub>OUTP</sub>) The output voltage power pin connects the output voltage to the switch node. High-current flows through the integrated P-Channel and out of this pin to the output capacitor and output. In the 2x3 DFN package, $V_{OUTS}$ and $V_{OUTP}$ are connected externally. #### 3.11 Exposed Thermal Pad (EP) There is an internal electrical connection between the Exposed Thermal Pad (EP) and the $V_{SS}$ pin; they must be connected to the same potential on the Printed Circuit Board (PCB). #### 4.0 DETAILED DESCRIPTION # 4.1 Device Option Overview The MCP1623/24 family of devices is capable of low start-up voltage and delivers high efficiency over a wide load range for single-cell, two-cell, three-cell alkaline, NiMH, NiCd and single-cell Li-lon battery inputs. A high level of integration lowers total system cost, eases implementation and reduces board area. The devices feature low start-up voltage, adjustable output voltage, a PWM/PFM mode operation, low $\rm I_Q$ , integrated synchronous switch, internal compensation, low-noise anti-ringing control, inrush current limit and soft start. There are two different part number options for the MCP1623/24 family: one featuring the PWM/PFM mode of operation and the other featuring PWM mode only. #### 4.1.1 PWM/PFM MODE OPTION The MCP1624 devices use an automatic switchover from PWM to PFM mode for light load conditions to maximize efficiency over a wide range of output current. During PFM mode, higher peak current is used to pump the output up to the threshold limit. While operating in PFM or PWM mode, the P-Channel switch is used as a synchronous rectifier, turning off when the inductor current reaches 0 mA to maximize efficiency. In PFM mode, a comparator is used to terminate switching when the output voltage reaches the upper threshold limit. Once switching has terminated, the output voltage will decay or coast down. During this period, very low Io is consumed from the device and input source, which keeps power efficiency high at a light load. The disadvantages of PWM/PFM mode are higher output ripple voltage and variable PFM mode frequency. The PFM mode frequency is a function of input voltage, output voltage and load. While in PFM mode, the boost converter pumps the output up at a switching frequency of 500 kHz. #### 4.1.2 PWM MODE ONLY OPTION The MCP1623 devices disable PFM mode switching and operate only in PWM mode over the entire load range. During periods of light load operation, the MCP1623 continues to operate at a constant 500 kHz switching frequency, keeping the output ripple voltage lower than PFM mode. During PWM-only mode, the MCP1623 P-Channel switch acts as a synchronous rectifier by turning off to prevent reverse current flow from the output cap back to the input in order to keep efficiency high. For noise immunity, the N-Channel MOSFET current sense is blanked for approximately 100 ns. With a typical minimum duty cycle of 100 ns, the MCP1623 continues to switch at a constant frequency under light load conditions. Figure 2-12 represents the input voltage versus load current for the pulse-skipping threshold in PWM-only mode. At lighter loads, the MCP1623 device begins to skip pulses. TABLE 4-1: PART NUMBER SELECTION | Part Number | PWM/PFM | PWM Only | |-------------|---------|----------| | MCP1623 | | ✓ | | MCP1624 | ✓ | | #### 4.2 Functional Description The MCP1623/24 is a compact, high-efficiency, fixed-frequency, step-up DC-DC converter that provides an easy-to-use power supply solution for PIC microcontroller applications powered by either single-cell, two-cell or three-cell alkaline, NiCd or NiMH, and single-cell Li-lon or Li-Polymer batteries. Figure 4-1 depicts the MCP1623/24 functional block diagram. #### 4.2.1 LOW-VOLTAGE START-UP The MCP1623/24 is capable of starting from a low input voltage. Start-up voltage is typically 0.65V for a 3.3V output and 1 mA resistive load. When enabled, the internal start-up logic turns the rectifying P-Channel switch on until the output capacitor is charged to a value close to the input voltage. The rectifying switch is current limited during this time. After charging the output capacitor to the input voltage, the device starts switching. If the input voltage is below 1.6V, the device runs open-loop with a fixed duty cycle of 70% until the output reaches 1.6V. During this time, the boost switch current is limited to 50% of its nominal value. Once the output voltage reaches 1.6V, a normal closed-loop PWM operation is initiated. The MCP1623/24 charges an internal capacitor with a very weak current source. The voltage on this capacitor, in turn, slowly ramps the current limit of the boost switch to its nominal value. The soft-start capacitor is completely discharged in the event of a commanded shutdown or a thermal shutdown. There is no undervoltage lockout feature for the MCP1623/24, and, therefore, the device will start up at the lowest possible voltage that can allow switching pulses to occur and will continue to run until the input voltage drops below the working threshold of the driving circuitry inside. For typical battery applications, this may result in "motor-boating" for deeply discharged batteries. FIGURE 4-1: MCP1623/24 Block Diagram. #### 4.2.2 PWM MODE OPERATION In a normal PWM operation, the MCP1623/24 operates as a fixed frequency, synchronous boost converter. The switching frequency is internally maintained with a oscillator typically set to 500 kHz. The MCP1623 device will operate in PWM-only mode even during periods of light load operation. By operating in PWM-only mode, the output ripple remains low and the frequency is constant. Operating in fixed PWM mode results in lower efficiency during light load operation (when compared to PFM mode (MCP1624)). Lossless current sensing converts the peak current signal to a voltage to sum with the internal slope compensation. This summed signal is compared to the voltage error amplifier output to provide a peak current control command for the PWM signal. The slope compensation is adaptive to the input and output voltage. Therefore, the converter provides the proper amount of slope compensation to ensure stability, but is not excessive, which causes a loss of phase margin. The peak current limit is set to 425 mA typical. #### 4.2.3 PFM MODE OPERATION The MCP1624 device is capable of operating in normal PWM mode and PFM mode to maintain high efficiency at all loads. In PFM mode, the output ripple has a variable frequency component that changes with the input voltage and output current. With no load, the quiescent current draw from the output is typically 19 $\mu A.$ The PFM mode can be disabled in selected device options. PFM operation is initiated if the output load current falls below an internally programmed threshold. The output voltage is continuously monitored. When the output voltage drops below its nominal value, PFM operation pulses one or several times to bring the output back into regulation. If the output load current rises above the upper threshold, the MCP1624 transitions smoothly into PWM mode. #### 4.2.4 ADJUSTABLE OUTPUT VOLTAGE The MCP1623/24 output voltage is adjustable with a resistor divider over a 2.0V minimum to 5.5V maximum range. High-value resistors are recommended to minimize quiescent current to keep efficiency high at light loads. #### 4.2.5 ENABLE/OUTPUT DISCONNECT The enable pin is used to turn the boost converter on and off. The enable threshold voltage varies with input voltage. To enable the boost converter, the EN voltage level must be greater than 90% of the $V_{\rm IN}$ voltage. To disable the boost converter, the EN voltage must be less than 20% of the $V_{\rm IN}$ voltage. The MCP1623/24 devices incorporate a true output disconnect feature. With the EN pin pulled low, the output of the MCP1623/24 is isolated or disconnected from the input by turning off the integrated P-Channel switch and removing the switch bulk diode connection. This removes the DC path typical in boost converters, which allows the output to be disconnected from the input. During this mode, less than 1 $\mu\text{A}$ of current is consumed from the input (battery). True output disconnect does not discharge the output; the output voltage is held up by the external $C_{\text{OUT}}$ capacitance. #### 4.2.6 INTERNAL BIAS The MCP1623/24 gets its start-up bias from $V_{\rm IN}$ . Once the output exceeds the input, bias comes from the output. Therefore, once started, the operation is completely independent of $V_{\rm IN}$ . The operation is only limited by the output power level and the input source series resistance. Once started, the output will remain in regulation down to 0.35V (typical) with 1 mA output current for low source impedance inputs. #### 4.2.7 INTERNAL COMPENSATION The error amplifier, with its associated compensation network, completes the closed-loop system by comparing the output voltage to a reference at the input of the error amplifier, and feeding the amplified and inverted signal to the control input of the inner current loop. The compensation network provides phase leads and lags at appropriate frequencies to cancel excessive phase lags and leads of the power circuit. All necessary compensation components and slope compensation are integrated. #### 4.2.8 SHORT-CIRCUIT PROTECTION Unlike most boost converters, the MCP1623/24 allows its output to be shorted during a normal operation. The internal current limit and overtemperature protection limit excessive stress and protect the device during periods of short circuit, overcurrent and overtemperature. #### 4.2.9 LOW-NOISE OPERATION The MCP1623/24 integrates a low-noise anti-ringing switch that damps the oscillations typically observed at the switch node of a boost converter when operating in the Discontinuous Inductor Current mode. This removes the high-frequency radiated noise. # 4.2.10 OVERTEMPERATURE PROTECTION Overtemperature protection circuitry is integrated in the MCP1623/24. This circuitry monitors the device junction temperature and shuts the device off if the junction temperature exceeds the typical +150°C threshold. If this threshold is exceeded, the device will automatically restart once the junction temperature drops by 10°C. The soft start is reset during an overtemperature condition. ## 5.0 APPLICATION INFORMATION # 5.1 Typical Applications The MCP1623/24 synchronous boost regulator operates over a wide input voltage and output voltage range. The power efficiency is high for several decades of load range. Output current capability increases with input voltage and decreases with increasing output voltage. The maximum output current is based on the N-Channel peak current limit. Typical characterization curves in this data sheet are presented to display the typical output current capability. # 5.2 Adjustable Output Voltage Calculations To calculate the resistor divider values for the MCP1623/24, Equation 5-1 can be used, where $R_{TOP}$ is connected to $V_{OUT},\,R_{BOT}$ is connected to GND and both are connected to the FB input pin. #### **EQUATION 5-1:** $$R_{TOP} = R_{BOT} \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right)$$ #### **EXAMPLE 1:** $V_{OUT} = 3.3V$ $V_{FR} = 1.21V$ $R_{BOT} = 309 \text{ k}\Omega$ $R_{TOP}$ = 533.7 k $\Omega$ (Standard Value = 536 k $\Omega$ ) #### **EXAMPLE 2:** $V_{OLIT} = 5.0V$ $V_{FB} = 1.21V$ $R_{BOT}$ = 309 $k\Omega$ $R_{TOP}$ = 967.9 k $\Omega$ (Standard Value = 976 k $\Omega$ ) There are some potential issues with higher value resistors. For small surface mount resistors, environment contamination can create leakage paths that significantly change the resistor divider that effect the output voltage. The FB input leakage current can also impact the divider and change the output voltage tolerance. #### 5.3 Input Capacitor Selection The boost input current is smoothed by the boost inductor reducing the amount of filtering necessary at the input. Some capacitance is recommended to provide decoupling from the source. Low ESR X5R or X7R are well suited since they have a low-temperature coefficient and small size. For most applications, 4.7 $\mu F$ of capacitance is sufficient at the input. For high-power applications that have high source impedance or long leads, connecting the battery to the input 10 $\mu F$ of capacitance is recommended. Additional input capacitance can be added to provide a stable input voltage. Table 5-1 contains the recommended range for the input capacitor value. #### 5.4 Output Capacitor Selection The output capacitor helps provide a stable output voltage during sudden load transients and reduces the output voltage ripple. As with the input capacitor, X5R and X7R ceramic capacitors are well suited for this application. The MCP1623/24 is internally compensated so output capacitance range is limited. See Table 5-1 for the recommended output capacitor range. While the N-Channel switch is on, the output current is supplied by the output capacitor $C_{OUT}$ . The amount of output capacitance and equivalent series resistance will have a significant effect on the output ripple voltage. While $C_{OUT}$ provides load current, a voltage drop also appears across its internal ESR that results in ripple voltage. #### **EQUATION 5-2:** $$I_{OUT} = C_{OUT} \times \left(\frac{dV}{dt}\right)$$ Where: dV = ripple voltage dt = On time of the N-Channel switch $(D \times 1/F_{SW})$ #### TABLE 5-1: CAPACITOR VALUE RANGE | | C <sub>IN</sub> | C <sub>OUT</sub> | |------|-----------------|------------------| | Min. | 4.7 µF | 10 μF | | Max. | _ | 100 μF | #### 5.5 Inductor Selection The MCP1623/24 is designed to be used with small surface-mount inductors; the inductance value can range from 2.2 $\mu$ H to 10 $\mu$ H. An inductance value of 4.7 $\mu$ H is recommended to achieve a good balance between inductor size, converter load transient response and minimized noise. TABLE 5-2: MCP1623/24 RECOMMENDED INDUCTORS | Part Number | Value<br>(µH) | DCR<br>Ω (typ) | I <sub>SAT</sub><br>(A) | Size<br>WxLxH<br>(mm) | | | | | |-------------------------|---------------|----------------|-------------------------|-----------------------|--|--|--|--| | Coilcraft | | | | | | | | | | XGL3520-472ME_ | 4.7 | 0.063 | 1.80 | 3.2x3.5x2.0 | | | | | | XPL2010-472ML_ | 4.7 | 0.336 | 0.75 | 1.9x2.0x1.0 | | | | | | XFL3012-472ME_ | 4.7 | 0.140 | 1.00 | 3.0x3.0x1.3 | | | | | | XFL3010-472ME_ | 4.7 | 0.220 | 0.97 | 3.0x3.0x1.1 | | | | | | EPL3012-472ML_ | 4.7 | 0.170 | 0.85 | 3.0x3.0x1.3 | | | | | | EPL3015-472ML_ | 4.7 | 0.150 | 0.90 | 3.0x3.0x1.5 | | | | | | LPS3015-472MR_ | 4.7 | 0.200 | 1.20 | 3.0x3.0x1.4 | | | | | | Wurth Elektronik | | | | | | | | | | 744029004 | 4.7 | 0.170 | 0.80 | 2.8x2.8x1.3 | | | | | | 744031004 | 4.7 | 0.090 | 0.90 | 3.8x3.8x1.6 | | | | | | 744025004 | 4.7 | 0.100 | 1.70 | 2.8x2.8x2.8 | | | | | | 744042004 | 4.7 | 0.070 | 1.65 | 4.8x4.8x1.8 | | | | | | 744043004 | 4.7 | 0.050 | 1.70 | 4.8x4.8x2.8 | | | | | | TDK Corporation - | EPC | OS AG | | | | | | | | B82462G4472M | 4.7 | 0.035 | 2.20 | 6.3x6.3x3.0 | | | | | | VLCF4020T-4R7N<br>1R2 | 4.7 | 0.089 | 1.24 | 4.0x4.0x2.0 | | | | | | VLCF4028T-4R7N<br>1R5-2 | 4.7 | 0.054 | 1.57 | 4.0x4.0x2.8 | | | | | | Eaton - Coiltronics | 3 | | | | | | | | | SD3114-4R7-R | 4.7 | 0.251 | 1.14 | 3.1x3.1x1.4 | | | | | | SD3118-4R7-R | 4.7 | 0.160 | 1.31 | 3.2x3.2x1.8 | | | | | | SD25-4R7-R | 4.7 | 0.047 | 1.83 | 5.2x5.2x2.5 | | | | | Several parameters are used to select the correct inductor: maximum rated current, saturation current and copper resistance (ESR). For boost converters, the inductor current can be much higher than the output current. The lower the inductor ESR, the higher the efficiency of the converter, a common trade-off in size versus efficiency. Peak current is the maximum or limit, and saturation current typically specifies a point at which the inductance has rolled off a percentage of the rated value. This can range from a 20% to 40% reduction in inductance. As inductance rolls off, the inductor ripple current increases as does the peak switch current. It is important to keep the inductance from rolling off too much, causing switch current to reach the peak limit. #### 5.6 Thermal Calculations By calculating the power dissipation and applying the package thermal resistance, $(\theta_{JA})$ , the junction temperature is estimated. The maximum continuous junction temperature rating for the MCP1623/24 is +125°C. To quickly estimate the internal power dissipation for the switching boost regulator, an empirical calculation using measured efficiency can be used. Given the measured efficiency, the internal power dissipation is estimated by Equation 5-3. #### **EQUATION 5-3:** $$\left(\frac{V_{OUT} \times I_{OUT}}{Efficiency}\right) - (V_{OUT} \times I_{OUT}) = P_{Dis}$$ The difference between the first term, input power, and the second term, power delivered, is the internal MCP1623/24 power dissipation. This is an estimate assuming that most of the power lost is internal to the MCP1623/24 and not $C_{\text{IN}}$ , $C_{\text{OUT}}$ and the inductor. There is some percentage of power lost in the boost inductor with very little loss in the input and output capacitors. For a more accurate estimation of internal power dissipation, subtract the $I_{\text{INRMS}}^2$ x $L_{\text{ESR}}$ power dissipation. # 5.7 PCB Layout Information Good printed circuit board layout techniques are important to any switching circuitry, and switching power supplies are no different. When wiring the switching high-current paths, short and wide traces should be used. Therefore, it is important that the input and output capacitors be placed as close as possible to the MCP1623/24 to minimize the loop area. The feedback resistors and feedback signal should be routed away from the switching node and the switching current loop. When possible, ground planes and traces should be used to help shield the feedback signal and minimize noise and magnetic interference. FIGURE 5-1: MCP1623/24 SOT-23-6 Recommended Layout. FIGURE 5-2: MCP1623/24 DFN-8 Recommended Layout. #### 6.0 PACKAGING INFORMATION #### 6.1 Package Marking Information (Not to Scale) | Part Number | Code | | | |---------------------------|------|--|--| | MCP1623T-I/CHY | HU | | | | MCP1624T-I/CHY | CJ | | | | Note: The content of this | | | | The content of this table applies to 6-Lead SOT-23. 8-Lead DFN (2x3x0.9 mm) | Part Number | Code | |-----------------|------| | MCP1623(T)-I/MC | AKH | | MCP1624(T)-I/MC | ALH | Note: The content of this table applies to 8-Lead DFN. Example Legend: XX...X Product Code or Customer-specific information > Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) (e3) This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or not include the corporate logo. # 6-Lead Plastic Small Outline Transistor (CH) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-028-CH Rev. F Sheet 1 of 2 # 6-Lead Plastic Small Outline Transistor (CH) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | |--------------------------|-------------|-------------|----------|------|--| | Dimension Limits | | MIN | NOM | MAX | | | Number of Leads | N | | 6 | | | | Pitch | е | | 0.95 BSC | | | | Outside lead pitch | e1 | | 1.90 BSC | | | | Overall Height | Α | 0.90 | - | 1.45 | | | Molded Package Thickness | A2 | 0.89 | 1.15 | 1.30 | | | Standoff | A1 | 0.00 | - | 0.15 | | | Overall Width | Е | 2.80 BSC | | | | | Molded Package Width | E1 | 1.60 BSC | | | | | Overall Length | D | | 2.90 BSC | | | | Foot Length | L | 0.30 | 0.45 | 0.60 | | | Footprint | L1 | 0.60 REF | | | | | Foot Angle | Ø | 0° - 10° | | | | | Lead Thickness | С | 0.08 - 0.26 | | | | | Lead Width | b | 0.20 | - | 0.51 | | #### Notes - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-028-CH Rev.F Sheet 2 of 2 # 6-Lead Plastic Small Outline Transistor (CH) [SOT-23] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |-------------------------|-------------|------|-----|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | Е | | | | | Contact Pad Spacing | С | | | | | Contact Pad Width (X6) | Х | | | 0.60 | | Contact Pad Length (X6) | Υ | | | 1.10 | | Distance Between Pads | G | 1.70 | | | | Distance Between Pads | GX | 0.35 | | | | Overall Width | Z | | | 3.90 | #### Notes: Note: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2028-CH Rev.F # 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x1 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-123 Rev E Sheet 1 of 2 # 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x1 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |-------------------------|-------------|----------|------|------| | Dimension | MIN | NOM | MAX | | | Number of Terminals | Ν | 8 | | | | Pitch | е | 0.50 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Terminal Thickness | A3 | 0.20 REF | | | | Overall Length | D | 2.00 BSC | | | | Exposed Pad Length | D2 | 1.30 | - | 1.55 | | Overall Width | Е | 3.00 BSC | | | | Exposed Pad Width | E2 | 1.50 | - | 1.75 | | Terminal Width | b | 0.20 | 0.25 | 0.30 | | Terminal Length | L | 0.30 | 0.40 | 0.50 | | Terminal-to-Exposed-Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package may have one or more exposed tie bars at ends. - 3. Package is saw singulated - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-123 Rev E Sheet 2 of 2 Note: # 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x1 mm Body [DFN] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging #### RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |--------------------------------|-------------|----------|------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | E | 0.50 BSC | | | | Optional Center Pad Width | X2 | | | 1.55 | | Optional Center Pad Length | Y2 | | | 1.75 | | Contact Pad Spacing | С | | 3.00 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.85 | | Contact Pad to Center Pad (X8) | G1 | 0.20 | | | | Thermal Via Diameter | V | | 0.30 | | | Thermal Via Pitch | EV | | 1.00 | | #### Notes: - Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. - 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process Microchip Technology Drawing C04-2123 Rev E ## APPENDIX A: REVISION HISTORY ## Revision E (May 2025) - Added automotive qualification to Features and examples to Product Identification System. - Updated Figure 2-3, Figure 2-16, Figure 2-21, Figure 2-22, Figure 2-24 and added Figure 5-2: Recommended layout for DFN-8. - Updated Table 5-2: Recommended inductors. - Updated markings and layout in Section 6.0 "Packaging Information". # **Revision D (September 2016)** - Minor modifications in DC Characteristics table (n-channel and p-channel max. leakage specs). - · Minor typographical corrections. # **Revision C (February 2011)** - Added the 8-lead, 2x3 DFN package and related information throughout the document. - Updated the package marking information and drawings. - · Updated the Product Identification System page. ## Revision B (July 2010) · Updated the packaging specification. #### Revision A (May 2010) · Initial release of the document. | N/ | | D <sub>4</sub> | 622 | 3/24 | |----|---|----------------|-----|---------------| | IV | ı | ГΙ | OZJ | )/ <b>Z</b> 4 | NOTES: # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | <b>III</b> (1) | <u>-×</u> | /XX[X] | xxx | Exa | mples: | | |--------------------------|-------------------------|---------------------------------------------------------------------------------------------|------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------| | Device 1 | Tape and Reel<br>Option | Temperature<br>Range | Package | Qualification | a) | MCP1623T-I/CHY: | Tape and Reel,<br>0.65V, Sync Reg.,<br>6LD SOT-23 package | | Device: | MCP1623 | Sync Boost Reg | ulator | ŕ | b) | MCP1624T-I/CHY: | Tape and Reel,<br>0.65V, Sync Reg.,<br>6LD SOT-23 package | | Tape and Reel<br>Option: | MCP1624<br>(Blank) | 4: 0.65V, PWM/PF<br>Sync Boost Reg<br>= Standard packagir<br>= Tape and Reel <sup>(1)</sup> | ulator | , | c) | MCP1624T-I/CHYVA | O**: Tape and Reel,<br>0.65V, Sync Reg.,<br>6LD SOT-23 package,<br>AEC-Q100 Automotive<br>Qualified | | Орион. | ı | - Tape and Reen | | | d) | MCP1623-I/MC: | Tube, 0.65V, Sync Reg.,<br>8LD DFN package | | Temperature Range: | I | = -40°C to $+85$ °C (I | ndustrial) | | e) | MCP1623T-I/MC: | Tape and Reel,<br>0.65V, Sync Reg.,<br>8LD DFN package | | Package: | CHY<br>MC | = Plastic Small Outli<br>= Plastic Dual Flat, I | ne Transistor (S | OT-23), 6-lead | f) | MCP1624-I/MC: | Tube, 0.65V, Sync Reg.,<br>8LD DFN package | | | Y | = Nickel palladium g<br>Only available on | old manufacturi | ng designator. | g) | MCP1624T-I/MC: | Tape and Reel,<br>0.65V, Sync Reg.,<br>8LD DFN package | | Qualification*: | (Blank)<br>VAO | = Standard Part<br>= AEC-Q100 Autom<br>* Contact your local<br>request automotive | Microchip sales | | Note 1: Tape and Reel identifier only appears in the catalog part number description. This identifier is used for ordering purposes and is not printed on the device package. Check with your Microchip Sales Office for package availability with the Tape and Reel option. | | | | | | | | | ** | Hypothetical part that can | example of an automotive<br>be set up. | | N/ | | D <sub>4</sub> | 622 | 3/24 | |----|---|----------------|-----|---------------| | IV | ı | ГΙ | OZJ | )/ <b>Z</b> 4 | NOTES: # **Microchip Information** #### **Trademarks** The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at <a href="https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks">https://www.microchip.com/en-us/about/legalinformation/microchip-trademarks</a>. ISBN: 979-8-3371-0841-4 # **Legal Notice** This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at www.microchip.com/en-us/support/design-help/client-support-services. THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE. IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### Microchip Devices Code Protection Feature Note the following details of the code protection feature on Microchip products: - Microchip products meet the specifications contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions. - Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.