# M24C64-W M24C64-R M24C64-F M24C64-DF #### 64-Kbit serial I2C bus EEPROM Datasheet - production data #### **Features** - Compatible with all I<sup>2</sup>C bus modes: - 1 MHz - 400 kHz - 100 kHz - Memory array: - 64 Kbit (8 Kbytes) of EEPROM - Page size: 32 bytes - Additional Write lockable page (M24C64-D order codes) - Single supply voltage: - 1.7 V to 5.5 V over –40 °C / +85 °C - Write: - Byte Write within 5 ms - Page Write within 5 ms - Random and sequential Read modes - Write protect of the whole memory array - Enhanced ESD/Latch-Up protection - More than 4 million Write cycles - More than 200-year data retention - Packages: - RoHS compliant and halogen-free (ECOPACK<sup>®</sup>) # **Contents** | 1 | Desc | cription | | 6 | |---|-------|--------------------|-----------------------------------------------|----| | 2 | Sign | al desc | ription | 8 | | | 2.1 | Serial | Clock (SCL) | 8 | | | 2.2 | Serial | Data (SDA) | 8 | | | 2.3 | Chip E | Enable (E2, E1, E0) | 8 | | | 2.4 | Write ( | Control (WC) | 8 | | | 2.5 | V <sub>SS</sub> (g | round) | 9 | | | 2.6 | Supply | voltage (V <sub>CC</sub> ) | 9 | | | | 2.6.1 | Operating supply voltage V <sub>CC</sub> | | | | | 2.6.2 | Power-up conditions | | | | | 2.6.3 | Device reset | 9 | | | | 2.6.4 | Power-down conditions | 9 | | 3 | Mem | ory org | ganization | 10 | | 4 | Devi | ce oper | ration | 11 | | | 4.1 | Start o | condition | 12 | | | 4.2 | Stop c | ondition | 12 | | | 4.3 | Data ir | nput | 12 | | | 4.4 | Ackno | wledge bit (ACK) | 12 | | | 4.5 | Device | e addressing | 13 | | 5 | Instr | uctions | · | 14 | | | 5.1 | Write | operations | 14 | | | | 5.1.1 | Byte Write | 15 | | | | 5.1.2 | Page Write | 16 | | | | 5.1.3 | Write Identification Page (M24C64-D only) | 17 | | | | 5.1.4 | Lock Identification Page (M24C64-D only) | 17 | | | | 5.1.5 | ECC (Error Correction Code) and Write cycling | 18 | | | | 5.1.6 | Minimizing Write delays by polling on ACK | 19 | | | 5.2 | Read | operations | 20 | | | | 5.2.1 | Random Address Read | 20 | | | | 5.2.2 | Current Address Read | <br>21 | |----|---------|-----------|------------------------------------|--------| | | | 5.2.3 | Sequential Read | <br>21 | | | 5.3 | Read Id | dentification Page (M24C64-D only) | <br>21 | | | 5.4 | Read th | ne lock status (M24C64-D only) | <br>21 | | 6 | Initial | l deliver | ry state | <br>22 | | 7 | Maxir | num rat | ting | <br>23 | | 8 | DC ar | nd AC p | parameters | <br>24 | | 9 | Packa | age med | chanical data | <br>33 | | 10 | Part r | numberi | ing | <br>39 | | 11 | Revis | sion hist | torv | <br>40 | # List of tables | Table 1. | Signal names | 6 | |-----------|------------------------------------------------------------------------|------| | Table 2. | Device select code | . 13 | | Table 3. | Most significant address byte | . 14 | | Table 4. | Least significant address byte | . 14 | | Table 5. | Absolute maximum ratings | . 23 | | Table 6. | Operating conditions (voltage range W) | . 24 | | Table 7. | Operating conditions (voltage range R) | . 24 | | Table 8. | Operating conditions (voltage range F) | . 24 | | Table 9. | AC measurement conditions | . 24 | | Table 10. | Input parameters | . 25 | | Table 11. | Cycling performance by groups of four bytes | . 25 | | Table 12. | Memory cell data retention | . 25 | | Table 13. | DC characteristics (M24C64-W, device grade 6) | . 26 | | Table 14. | DC characteristics (M24C64-R, device grade 6) | . 27 | | Table 15. | DC characteristics (M24C64-F, M24C64-DF, device grade 6) | . 28 | | Table 16. | 400 kHz AC characteristics | | | Table 17. | 1 MHz AC characteristics | | | Table 18. | TSSOP8 – 8-lead thin shrink small outline, package mechanical data | . 33 | | Table 19. | SO8N – 8 lead plastic small outline, 150 mils body width, package data | . 34 | | Table 20. | PDIP8 – 8 pin plastic DIP, 0.25 mm lead frame, package mechanical data | . 35 | | Table 21. | UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead | | | | 2 x 3 mm, data | . 36 | | Table 22. | WLCSP-R 5-bump wafer-length chip-scale package mechanical data | . 37 | | Table 23. | Thin WLCSP 8-bump wafer-length chip-scale package mechanical data | . 38 | | Table 24. | Ordering information scheme | . 39 | | Table 25. | Document revision history | . 40 | | | | | **577** # **List of figures** | Figure 1. | Logic diagram | 6 | |------------|-----------------------------------------------------------------------------------------|----| | Figure 2. | 8-pin package connections | 6 | | Figure 3. | 5-bump WLCSP connections (top view) | | | Figure 4. | 8-bump thin WLCSP connections (top view) | 7 | | Figure 5. | Device select code | | | Figure 6. | Block diagram | | | Figure 7. | I <sup>2</sup> C bus protocol | 11 | | Figure 8. | Write mode sequences with $\overline{WC} = 0$ (data write enabled) | 15 | | Figure 9. | Write mode sequences with $\overline{WC} = 1$ (data write inhibited) | 16 | | Figure 10. | Write cycle polling flowchart using ACK | 19 | | Figure 11. | Read mode sequences | 20 | | Figure 12. | AC measurement I/O waveform | 25 | | Figure 13. | Maximum R <sub>bus</sub> value versus bus parasitic capacitance (C <sub>bus</sub> ) for | | | | an I <sup>2</sup> C bus at maximum frequency $f_C = 400 \text{ kHz}$ | 31 | | Figure 14. | Maximum R <sub>bus</sub> value versus bus parasitic capacitance C <sub>bus</sub> ) for | | | | an I <sup>2</sup> C bus at maximum frequency f <sub>C</sub> = 1MHz | 31 | | Figure 15. | AC waveforms | 32 | | Figure 16. | TSSOP8 – 8-lead thin shrink small outline, package outline | 33 | | Figure 17. | SO8N – 8 lead plastic small outline, 150 mils body width, package outline | 34 | | Figure 18. | PDIP8 – 8 pin plastic DIP, 0.25 mm lead frame, package outline | 35 | | Figure 19. | UFDFPN8 (MLP8) - 8-lead ultra thin fine pitch dual flat no lead, package outline | 36 | | Figure 20. | WLCSP-R 5-bump wafer-length chip-scale package outline | 37 | | Figure 21. | Thin WLCSP 8-bump wafer-length chip-scale package outline | 38 | 577 ### 1 Description The M24C64 is a 64-Kbit $I^2$ C-compatible EEPROM (Electrically Erasable PROgrammable Memory) organized as 8 K $\times$ 8 bits. The M24C64-W can operate with a supply voltage from 2.5 V to 5.5 V, the M24C64-R can operate with a supply voltage from 1.8 V to 5.5 V, and the M24C64-F and M24C64-DF can operate with a supply voltage from 1.7 V to 5.5 V, over an ambient temperature range of -40 $^{\circ}$ C / +85 $^{\circ}$ C. The M24C64-D offers an additional page, named the Identification Page (32 bytes). The Identification Page can be used to store sensitive application parameters which can be (later) permanently locked in Read-only mode. Figure 1. Logic diagram Table 1. Signal names | Signal name | Function | Direction | |-----------------|----------------|-----------| | E2, E1, E0 | Chip Enable | Input | | SDA | Serial Data | I/O | | SCL | Serial Clock | Input | | WC | Write Control | Input | | V <sub>CC</sub> | Supply voltage | | | $V_{SS}$ | Ground | | Figure 2. 8-pin package connections 1. See Section 9: Package mechanical data for package dimensions, and how to identify pin 1. Figure 3. 5-bump WLCSP connections (top view) Note: Inputs E2, E1, E0 are internally connected to (001). Please refer to Section 2.3 for further explanations. Figure 4. 8-bump thin WLCSP connections (top view) Caution: As EEPROM cells lose their charge (and so their binary value) when exposed to ultra violet (UV) light, EEPROM dice delivered in wafer form or in WLCSP package by STMicroelectronics must never be exposed to UV light. ### 2 Signal description #### 2.1 Serial Clock (SCL) The signal applied on the SCL input is used to strobe the data available on SDA(in) and to output the data on SDA(out). #### 2.2 Serial Data (SDA) SDA is an input/output used to transfer data in or data out of the device. SDA(out) is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull-up resistor must be connected from Serial Data (SDA) to $V_{CC}$ (*Figure 13* indicates how to calculate the value of the pull-up resistor). #### 2.3 Chip Enable (E2, E1, E0) (E2,E1,E0) input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7-bit device select code (see *Table 2*). These inputs must be tied to $V_{CC}$ or $V_{SS}$ , as shown in *Figure 5*. When not connected (left floating), these inputs are read as low (0). For the 5-balls WLCSP package, the (E2,E1,E0) inputs are internally connected to (0,0,1). Figure 5. Device select code ## 2.4 Write Control (WC) This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when Write Control (WC) is driven high. Write operations are enabled when Write Control (WC) is either driven low or left floating. When Write Control (WC) is driven high, device select and address bytes are acknowledged, Data bytes are not acknowledged. #### $V_{SS}$ (ground) $V_{SS}$ is the reference for the $V_{CC}$ supply voltage. #### 2.6 Supply voltage (V<sub>CC</sub>) #### 2.6.1 Operating supply voltage V<sub>CC</sub> Prior to selecting the memory and issuing instructions to it, a valid and stable $V_{CC}$ voltage within the specified [ $V_{CC}$ (min), $V_{CC}$ (max)] range must be applied (see Operating conditions in *Section 8: DC and AC parameters*). In order to secure a stable DC supply voltage, it is recommended to decouple the $V_{CC}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF) close to the $V_{CC}/V_{SS}$ package pins. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle $(t_W)$ . #### 2.6.2 Power-up conditions The $V_{CC}$ voltage has to rise continuously from 0 V up to the minimum $V_{CC}$ operating voltage (see Operating conditions in *Section 8: DC and AC parameters*) and the rise time must not vary faster than 1 V/ $\mu$ s. #### 2.6.3 Device reset In order to prevent inadvertent write operations during power-up, a power-on-reset (POR) circuit is included. At power-up, the device does not respond to any instruction until $V_{CC}$ has reached the internal reset threshold voltage. This threshold is lower than the minimum $V_{CC}$ operating voltage (see Operating conditions in *Section 8: DC and AC parameters*). When $V_{CC}$ passes over the POR threshold, the device is reset and enters the Standby Power mode; however, the device must not be accessed until $V_{CC}$ reaches a valid and stable DC voltage within the specified $[V_{CC}(min), V_{CC}(max)]$ range (see Operating conditions in *Section 8: DC and AC parameters*). In a similar way, during power-down (continuous decrease in $V_{CC}$ ), the device must not be accessed when $V_{CC}$ drops below $V_{CC}$ (min). When $V_{CC}$ drops below the power-on-reset threshold voltage, the device stops responding to any instruction sent to it. #### 2.6.4 Power-down conditions During power-down (continuous decrease in $V_{CC}$ ), the device must be in the Standby Power mode (mode reached after decoding a Stop condition, assuming that there is no internal write cycle in progress). # 3 Memory organization The memory is organized as shown below. Figure 6. Block diagram # 4 Device operation The device supports the I<sup>2</sup>C protocol. This is summarized in *Figure 7*. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always a slave in all communications. #### 4.1 Start condition Start is identified by a falling edge of Serial Data (SDA) while Serial Clock (SCL) is stable in the high state. A Start condition must precede any data transfer instruction. The device continuously monitors (except during a Write cycle) Serial Data (SDA) and Serial Clock (SCL) for a Start condition. #### 4.2 Stop condition Stop is identified by a rising edge of Serial Data (SDA) while Serial Clock (SCL) is stable and driven high. A Stop condition terminates communication between the device and the bus master. A Read instruction that is followed by NoAck can be followed by a Stop condition to force the device into the Standby mode. A Stop condition at the end of a Write instruction triggers the internal Write cycle. #### 4.3 Data input During data input, the device samples Serial Data (SDA) on the rising edge of Serial Clock (SCL). For correct device operation, Serial Data (SDA) must be stable during the rising edge of Serial Clock (SCL), and the Serial Data (SDA) signal must change *only* when Serial Clock (SCL) is driven low. #### 4.4 Acknowledge bit (ACK) The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases Serial Data (SDA) after sending eight bits of data. During the 9<sup>th</sup> clock pulse period, the receiver pulls Serial Data (SDA) low to acknowledge the receipt of the eight data bits. #### 4.5 Device addressing To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, shown in *Table 2*(on Serial Data (SDA), most significant bit first). Table 2. Device select code | | De | Device type identifier <sup>(1)</sup> Chip Enable | | | | | ress <sup>(2)(3)</sup> | RW | |-----------------------------------------------------------|----|---------------------------------------------------|----|----|----|----|------------------------|----| | | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Device select code when addressing the memory array | 1 | 0 | 1 | 0 | E2 | E1 | E0 | RW | | Device select code when accessing the Identification page | 1 | 0 | 1 | 1 | E2 | E1 | E0 | RW | - 1. The most significant bit, b7, is sent first. - 2. E0, E1 and E2 are compared with the value read on input pins E0,E1,and E2. - 3. For the 5-bump WLCSP package, (E0,E1,E2) inputs are internally connected to (0,0,1) When the device select code is received, the device only responds if the Chip Enable address is the same as the value on its Chip Enable E2,E1,E0 inputs. The 8<sup>th</sup> bit is the Read/Write bit (RW). This bit is set to 1 for Read and 0 for Write operations. If a match occurs on the device select code, the corresponding device gives an acknowledgment on Serial Data (SDA) during the 9<sup>th</sup> bit time. If the device does not match the device select code, the device deselects itself from the bus, and goes into Standby mode. #### 5 Instructions #### 5.1 Write operations Following a Start condition the bus master sends a device select code with the $R/\overline{W}$ bit $(R\overline{W})$ reset to 0. The device acknowledges this, as shown in *Figure 8*, and waits for two address bytes. The device responds to each address byte with an acknowledge bit, and then waits for the data byte. Table 3. Most significant address byte | | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | |--|-----|-----|-----|-----|-----|-----|----|----| |--|-----|-----|-----|-----|-----|-----|----|----| | Table 4. | e 4. Least significant address byte | | | | | | | | |----------|-------------------------------------|----|----|----|----|----|----|--| | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | | When the bus master generates a Stop condition immediately after a data byte Ack bit (in the " $10^{th}$ bit" time slot), either at the end of a Byte Write or a Page Write, the internal Write cycle $t_W$ is triggered. A Stop condition at any other time slot does not trigger the internal Write cycle. After the Stop condition and the successful completion of an internal Write cycle $(t_W)$ , the device internal address counter is automatically incremented to point to the next byte after the last modified byte. During the internal Write cycle, Serial Data (SDA) is disabled internally, and the device does not respond to any requests. If the Write Control input (WC) is driven High, the Write instruction is not executed and the accompanying data bytes are *not* acknowledged, as shown in *Figure 9*. #### 5.1.1 Byte Write After the device select code and the address bytes, the bus master sends one data byte. If the addressed location is Write-protected, by Write Control (WC) being driven high, the device replies with NoAck, and the location is not modified. If, instead, the addressed location is not Write-protected, the device replies with Ack. The bus master terminates the transfer by generating a Stop condition, as shown in *Figure 8*. $\overline{\mathrm{WC}}$ ACK **ACK ACK** ACK Byte Write Dev sel Byte addr Byte addr Stop Start R/W $\overline{\mathsf{WC}}$ ACK ACK ACK ACK Page Write Dev sel Byte addr Byte addr Data in 1 Data in 2 Start R/W WC (cont'd) ACK ACK Data in N Page Write (cont'd) AI01106d Figure 8. Write mode sequences with $\overline{WC} = 0$ (data write enabled) #### 5.1.2 Page Write The Page Write mode allows up to 32 bytes to be written in a single Write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits, A15/A5, are the same. If more bytes are sent than will fit up to the end of the page, a "roll-over" occurs, i.e. the bytes exceeding the page end are written on the same page, from location 0. The bus master sends from 1 to 32 bytes of data, each of which is acknowledged by the device if Write Control ( $\overline{WC}$ ) is low. If Write Control ( $\overline{WC}$ ) is high, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck, as shown in *Figure 9*. After each transferred byte, the internal page address counter is incremented. The transfer is terminated by the bus master generating a Stop condition. Figure 9. Write mode sequences with $\overline{WC} = 1$ (data write inhibited) #### 5.1.3 Write Identification Page (M24C64-D only) The Identification Page (32 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. It is written by issuing the Write Identification Page instruction. This instruction uses the same protocol and format as Page Write (into memory array), except for the following differences: - Device type identifier = 1011b - MSB address bits A15/A5 are don't care except for address bit A10 which must be '0'. LSB address bits A4/A0 define the byte address inside the Identification page. If the Identification page is locked, the data bytes transferred during the Write Identification Page instruction are not acknowledged (NoAck). #### 5.1.4 Lock Identification Page (M24C64-D only) The Lock Identification Page instruction (Lock ID) permanently locks the Identification page in Read-only mode. The Lock ID instruction is similar to Byte Write (into memory array) with the following specific conditions: - Device type identifier = 1011b - Address bit A10 must be '1'; all other address bits are don't care - The data byte must be equal to the binary value xxxx xx1x, where x is don't care #### 5.1.5 ECC (Error Correction Code) and Write cycling The Error Correction Code (ECC) is an internal logic function which is transparent for the $I^2C$ communication protocol. The ECC logic is implemented on each group of four EEPROM bytes<sup>(a)</sup>. Inside a group, if a single bit out of the four bytes happens to be erroneous during a Read operation, the ECC detects this bit and replaces it with the correct value. The read reliability is therefore much improved. Even if the ECC function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the ECC function also writes/cycles the three other bytes located in the same group<sup>(a)</sup>. As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the 4 bytes of the group: the sum of the cycles seen by byte0, byte1, byte2 and byte3 of the same group must remain below the maximum value defined *Table 11: Cycling performance by groups of four bytes*. 477 a. A group of four bytes is located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3], where N is an integer. #### 5.1.6 Minimizing Write delays by polling on ACK During the internal Write cycle, the device disconnects itself from the bus, and writes a copy of the data from its internal latches to the memory cells. The maximum Write time $(t_w)$ is shown in AC characteristics tables in *Section 8: DC and AC parameters*, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master. The sequence, as shown in Figure 10, is: - Initial condition: a Write cycle is in progress. - Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction). - Step 2: if the device is busy with the internal Write cycle, no Ack will be returned and the bus master goes back to Step 1. If the device has terminated the internal Write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1). The seven most significant bits of the Device Select code of a Random Read (bottom right box in the figure) must be identical to the seven most significant bits of the Device Select code of the Write (polling instruction in the figure). 577 #### 5.2 Read operations Read operations are performed independently of the state of the Write Control (WC) signal. After the successful completion of a Read operation, the device internal address counter is incremented by one, to point to the next byte address. For the Read instructions, after each byte read (data out), the device waits for an acknowledgment (data in) during the 9th bit time. If the bus master does not acknowledge during this 9th time, the device terminates the data transfer and switches to its Standby mode. #### 5.2.1 Random Address Read A dummy Write is first performed to load the address into this address counter (as shown in *Figure 11*) but *without* sending a Stop condition. Then, the bus master sends another Start condition, and repeats the device select code, with the $R\overline{W}$ bit set to 1. The device acknowledges this, and outputs the contents of the addressed byte. The bus master must *not* acknowledge the byte, and terminates the transfer with a Stop condition. #### 5.2.2 Current Address Read For the Current Address Read operation, following a Start condition, the bus master only sends a device select code with the R/W bit set to 1. The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a Stop condition, as shown in *Figure 11*, *without* acknowledging the byte. #### 5.2.3 Sequential Read This operation can be used after a Current Address Read or a Random Address Read. The bus master *does* acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must *not* acknowledge the last byte, and *must* generate a Stop condition, as shown in *Figure 11*. The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter "rolls-over", and the device continues to output data from memory address 00h. #### 5.3 Read Identification Page (M24C64-D only) The Identification Page (32 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode. The Identification Page can be read by issuing an Read Identification Page instruction. This instruction uses the same protocol and format as the Random Address Read (from memory array) with device type identifier defined as 1011b. The MSB address bits A15/A5 are don't care, the LSB address bits A4/A0 define the byte address inside the Identification Page. The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the Identification Page from location 10d, the number of bytes should be less than or equal to 22, as the ID page boundary is 32 bytes). ### 5.4 Read the lock status (M24C64-D only) The locked/unlocked status of the Identification page can be checked by transmitting a specific truncated command [Identification Page Write instruction + one data byte] to the device. The device returns an acknowledge bit if the Identification page is unlocked, otherwise a NoAck bit if the Identification page is locked. Right after this, it is recommended to transmit to the device a Start condition followed by a Stop condition, so that: - Start: the truncated command is not executed because the Start condition resets the device internal logic, - Stop: the device is then set back into Standby mode by the Stop condition. # 6 Initial delivery state The device is delivered with all the memory array bits set to 1 (each byte contains FFh). # 7 Maximum rating Stressing the device outside the ratings listed in *Table 5* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 5. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |-------------------|-------------------------------------------------------|-------|---------------------|------| | | Ambient operating temperature | -40 | 130 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | т | Lead temperature during soldering | | note <sup>(1)</sup> | °C | | T <sub>LEAD</sub> | PDIP-specific lead temperature during soldering | | 260 <sup>(2)</sup> | °C | | V <sub>IO</sub> | Input or output range | -0.50 | 6.5 | V | | I <sub>OL</sub> | DC output current (SDA = 0) | - | 5 | mA | | V <sub>CC</sub> | Supply voltage | -0.50 | 6.5 | V | | V <sub>ESD</sub> | Electrostatic pulse (Human Body model) <sup>(3)</sup> | - | 4000 | V | Compliant with JEDEC Std J-STD-020D (for small body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU. <sup>2.</sup> $T_{LEAD}$ max must not be applied for more than 10 s. <sup>3.</sup> Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with JEDEC Std JESD22-A114, C1=100 pF, R1=1500 $\Omega$ ). # 8 DC and AC parameters This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. Table 6. Operating conditions (voltage range W) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------------------|------| | V <sub>CC</sub> | Supply voltage | 2.5 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 1 <sup>(1)</sup> | MHz | <sup>1.</sup> $f_{Cmax}$ is 1 MHz devices identified by process letter K. Table 7. Operating conditions (voltage range R) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------------------|------| | V <sub>CC</sub> | Supply voltage | 1.8 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 1 <sup>(1)</sup> | MHz | <sup>1.</sup> $f_{Cmax}$ is 1 MHz devices identified by process letter K. Table 8. Operating conditions (voltage range F) | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------------------|------| | V <sub>CC</sub> | Supply voltage | 1.7 | 5.5 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | | f <sub>C</sub> | Operating clock frequency | - | 1 <sup>(1)</sup> | MHz | <sup>1.</sup> $f_{Cmax}$ is 1 MHz devices identified by process letter K. Table 9. AC measurement conditions | Symbol | Parameter | Min. | Max. | Unit | |------------------|-----------------------------------------------|--------------------------------------------|------|------| | C <sub>bus</sub> | Load capacitance | 100 | | pF | | | SCL input rise/fall time, SDA input fall time | | 50 | ns | | | Input levels | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | V | | | Input and output timing reference levels | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> | | V | Figure 12. AC measurement I/O waveform Table 10. Input parameters | Symbol | Parameter <sup>(1)</sup> | Test condition | Min. | Max. | Unit | |-----------------|-------------------------------------------------|-------------------------|------|------|------| | C <sub>IN</sub> | Input capacitance (SDA) | | | 8 | pF | | C <sub>IN</sub> | Input capacitance (other pins) | | | 6 | pF | | Z <sub>L</sub> | Input impedance (E2, E1, E0, WC) <sup>(2)</sup> | $V_{IN}$ < 0.3 $V_{CC}$ | 30 | | kΩ | | Z <sub>H</sub> | | $V_{IN} > 0.7 V_{CC}$ | 500 | | kΩ | - 1. Characterized only, not tested in production. - 2. E2, E1, E0 input impedance when the memory is selected (after a Start condition). Table 11. Cycling performance by groups of four bytes | Symbol | Parameter | Test condition <sup>(1)</sup> | Max. | Unit | |---------|--------------------------|-------------------------------------------------------|-----------|----------------------------| | Ncvcle | | TA $\leq$ 25 °C, $V_{CC}(min) < V_{CC} < V_{CC}(max)$ | 4,000,000 | Write cycle <sup>(3)</sup> | | INCYCIE | endurance <sup>(2)</sup> | TA = 85 °C, $V_{CC}(min) < V_{CC} < V_{CC}(max)$ | 1,200,000 | vville cycle | - 1. Cycling performance for products identified by process letter K. - The Write cycle endurance is defined for groups of four data bytes located at addresses [4\*N, 4\*N+1, 4\*N+2, 4\*N+3] where N is an integer. The Write cycle endurance is defined by characterization and qualification. - 3. A Write cycle is executed when either a Page Write, a Byte Write, a Write Identification Page or a Lock Identification Page instruction is decoded. When using the Byte Write, the Page Write or the Write Identification Page, refer also to Section 5.1.5: ECC (Error Correction Code) and Write cycling. Table 12. Memory cell data retention | Parameter | Test condition | Min. | Unit | |-------------------------------|----------------|------|------| | Data retention <sup>(1)</sup> | TA = 55 °C | 200 | Year | For products identified by process letter K. The data retention behavior is checked in production. The 200year limit is defined from characterization and qualification results. Table 13. DC characteristics (M24C64-W, device grade 6) | Symbol | Parameter | Test conditions (see <i>Table 6</i> ) | Min. | Max. | Unit | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------| | ILI | Input leakage current<br>(SCL, SDA, E2, E1,<br>E0) | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub><br>device in Standby mode | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $V_{SS}$ or $V_{CC}$ | | ± 2 | μΑ | | 1 | Supply ourrant (Pood) | $2.5 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}, \text{ f}_{\text{c}} = 400 \text{ kHz}$ (rise/fall time $< 50 \text{ ns}$ ) | | 2 | mA | | I <sub>CC</sub> | Supply current (Read) | $2.5 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}, f_{\text{c}} = 1 \text{ MHz}^{(1)}$ (rise/fall time < 50 ns) | | 2.5 | mA | | I <sub>CC0</sub> | Supply current (Write) | During $t_W$ , 2.5 V < $V_{CC}$ < 5.5 V | | 5 <sup>(2)</sup> | mA | | laa. | Standby supply current | Device not selected <sup>(3)</sup> , $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 2.5 \text{ V}$ | | 2 | μΑ | | I <sub>CC1</sub> | | Device not selected <sup>(3)</sup> , $V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 5.5 \text{ V}$ | | 5 <sup>(4)</sup> | μΑ | | V <sub>IL</sub> | Input low voltage (SCL, SDA, WC) | | -0.45 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input high voltage (SCL, SDA) | | 0.7 V <sub>CC</sub> | 6.5 | ٧ | | VIH | Input high voltage (WC, E2, E1, E0) | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +0.6 | ٧ | | V <sub>OL</sub> | Output low voltage | $I_{OL}$ = 2.1 mA, $V_{CC}$ = 2.5 V or $I_{OL}$ = 3 mA, $V_{CC}$ = 5.5 V | | 0.4 | V | <sup>1.</sup> Only for devices identified with process letter K. <sup>2.</sup> Characterized value, not tested in production. <sup>3.</sup> The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle t<sub>W</sub> (t<sub>W</sub> is triggered by the correct decoding of a Write instruction). <sup>4.</sup> The new M24C64-W devices (identified by the process letter K) offer $I_{CC1} = 3\mu A$ (max) Table 14. DC characteristics (M24C64-R, device grade 6) | Symbol | Parameter | Parameter Test conditions <sup>(1)</sup> (in addition to those in <i>Table 7</i> ) | | Max. | Unit | |------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------| | I <sub>LI</sub> | Input leakage current (SCL, SDA) | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub><br>device in Standby mode | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: V <sub>SS</sub> or V <sub>CC</sub> | | ± 2 | μΑ | | l | Supply current (Read) | $V_{CC} = 1.8 \text{ V}, f_{c} = 400 \text{ kHz}$ | | 0.8 | mA | | ICC | опрыу синет (пеаа) | f <sub>c</sub> = 1 MHz <sup>(2)</sup> | | 2.5 | mA | | I <sub>CC0</sub> | Supply current (Write) | During t <sub>W</sub> 1.8 V < V <sub>CC</sub> < 2.5 V | | 3 <sup>(3)</sup> | mA | | I <sub>CC1</sub> | Standby supply current | Device not selected <sup>(4)</sup> ,<br>V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub> , V <sub>CC</sub> = 1.8 V | | 1 | μA | | V <sub>IL</sub> | Input low voltage (SCL, SDA, WC) | 1.8 V ≤ V <sub>CC</sub> < 2.5 V | -0.45 | 0.25 V <sub>CC</sub> | V | | V | Input high voltage (SCL, SDA) | 1.8 V ≤ V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | 6.5 | V | | V <sub>IH</sub> | Input high voltage (WC) | 1.8 V ≤ V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +0.6 | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 1 mA, V <sub>CC</sub> = 1.8 V | | 0.2 | V | <sup>1.</sup> If the application uses the voltage range R device with 2.5 V < $V_{cc}$ < 5.5 V and -40 °C < TA < +85 °C, please refer to *Table 13* instead of this table. <sup>2.</sup> Only for devices identified with process letter K. <sup>3.</sup> Characterized value, not tested in production. <sup>4.</sup> The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle t<sub>W</sub> (t<sub>W</sub> is triggered by the correct decoding of a Write instruction). Table 15. DC characteristics (M24C64-F, M24C64-DF, device grade 6) | Symbol | Parameter | Test conditions <sup>(1)</sup> (in addition to those in <i>Table 8</i> ) | Min. | Max. | Unit | |--------------------|------------------------------------------|------------------------------------------------------------------------------------------|----------------------|----------------------|------| | I <sub>LI</sub> | Input leakage current (E1, E2, SCL, SDA) | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>CC</sub><br>device in Standby mode | | ± 2 | μΑ | | I <sub>LO</sub> | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: V <sub>SS</sub> or V <sub>CC</sub> | | ± 2 | μΑ | | laa | Supply current (Read) | $V_{CC} = 1.7 \text{ V, } f_c = 400 \text{ kHz}$ | | 0.8 | mA | | I <sub>CC</sub> Su | Cupply current (ficus) | f <sub>c</sub> = 1 MHz <sup>(2)</sup> | | 2.5 | mA | | I <sub>CC0</sub> | Supply current (Write) | During t <sub>W</sub> 1.7 V < V <sub>CC</sub> < 2.5 V | | 3 <sup>(3)</sup> | mA | | I <sub>CC1</sub> | Standby supply current | Device not selected <sup>(4)</sup> ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , $V_{CC} = 1.7$ V | | 1 | μΑ | | V <sub>IL</sub> | Input low voltage (SCL, SDA, WC) | $1.7 \text{ V} \le \text{ V}_{CC} < 2.5 \text{ V}$ | -0.45 | 0.25 V <sub>CC</sub> | > | | V | Input high voltage (SCL, SDA) | $1.7 \text{ V} \le \text{ V}_{CC} < 2.5 \text{ V}$ | 0.75 V <sub>CC</sub> | 6.5 | > | | V <sub>IH</sub> | Input high voltage (WC, E2, E1, E0) | 1.7 V ≤ V <sub>CC</sub> < 2.5 V | 0.75 V <sub>CC</sub> | V <sub>CC</sub> +0.6 | ٧ | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 1 mA, V <sub>CC</sub> = 1.7 V | | 0.2 | V | <sup>1.</sup> If the application uses the voltage range F device with 2.5 V < $V_{CC}$ < 5.5 V and -40 °C < TA < +85 °C, please refer to *Table 13* instead of this table. <sup>2.</sup> Only for devices identified with process letter K. <sup>3.</sup> Characterized value, not tested in production. <sup>4.</sup> The device is not selected after power-up, after a Read instruction (after the Stop condition), or after the completion of the internal write cycle t<sub>W</sub> (t<sub>W</sub> is triggered by the correct decoding of a Write instruction). Table 16. 400 kHz AC characteristics | Symbol | Alt. | Parameter | Min. | Max. | Unit | |-------------------------------------|---------------------|-------------------------------------------------------------------|--------------------|-------------------|------| | $f_{\mathbb{C}}$ | f <sub>SCL</sub> | Clock frequency | - | 400 | kHz | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock pulse width high | 600 | - | ns | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock pulse width low | 1300 | - | ns | | t <sub>QL1QL2</sub> <sup>(1)</sup> | t <sub>F</sub> | SDA (out) fall time | 20 <sup>(2)</sup> | 300 | ns | | t <sub>XH1XH2</sub> | t <sub>R</sub> | Input signal rise time | (3) | (3) | ns | | t <sub>XL1XL2</sub> | t <sub>F</sub> | Input signal fall time | (3) | (3) | ns | | t <sub>DXCH</sub> | t <sub>SU:DAT</sub> | Data in set up time | 100 | - | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Data in hold time | 0 | - | ns | | t <sub>CLQX</sub> <sup>(4)</sup> | t <sub>DH</sub> | Data out hold time | 100 <sup>(5)</sup> | - | ns | | t <sub>CLQV</sub> <sup>(6)</sup> | t <sub>AA</sub> | Clock low to next data valid (access time) | - | 900 | ns | | t <sub>CHDL</sub> | t <sub>SU:STA</sub> | Start condition setup time | 600 | - | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Start condition hold time | 600 | - | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Stop condition set up time | 600 | - | ns | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Time between Stop condition and next Start condition | 1300 | - | ns | | t <sub>WLDL</sub> <sup>(7)(1)</sup> | t <sub>SU:WC</sub> | WC set up time (before the Start condition) | 0 | - | μs | | t <sub>DHWH</sub> <sup>(8)(1)</sup> | t <sub>HD:WC</sub> | WC hold time (after the Stop condition) | 1 | - | μs | | t <sub>W</sub> | t <sub>WR</sub> | Internal Write cycle duration | - | 5 | ms | | t <sub>NS</sub> <sup>(1)</sup> | | Pulse width ignored (input filter on SCL and SDA) - single glitch | - | 80 <sup>(9)</sup> | ns | - 1. Characterized only, not tested in production. - 2. With $C_L = 10 pF$ . - 3. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $^{12}$ C specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when $^{12}$ C - 4. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA. - 5. The previous product identified by process letter P was specified with $t_{CLQX} = 200$ ns (min). Both values offer a safe margin compared to the $I^2C$ specification recommendations. - 6. $t_{CLQV}$ is the time (from the falling edge of SCL) required by the SDA bus line to reach either $0.3V_{CC}$ or $0.7V_{CC}$ , assuming that $R_{bus} \times C_{bus}$ time constant is within the values specified in *Figure 13*. - 7. $\overline{WC}$ =0 set up time condition to enable the execution of a WRITE command. - 8. WC=0 hold time condition to enable the execution of a WRITE command. - The previous M24C64 device (identified by process letter P) offers t<sub>NS</sub> = 100 ns (max), while the current M24C64 device offers t<sub>NS</sub> = 80 ns (max). Both products offer a safe margin compared to the 50 ns minimum value recommended by the I<sup>2</sup>C specification. Table 17. 1 MHz AC characteristics | Symbol | Alt. | Parameter <sup>(1)</sup> | Min. | Max. | Unit | |-------------------------------------|---------------------|------------------------------------------------------|-------------------|------|------| | f <sub>C</sub> | f <sub>SCL</sub> | Clock frequency | 0 | 1 | MHz | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock pulse width high | 260 | - | ns | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock pulse width low | 500 | - | ns | | t <sub>XH1XH2</sub> | t <sub>R</sub> | Input signal rise time | (2) | (2) | ns | | t <sub>XL1XL2</sub> | t <sub>F</sub> | Input signal fall time | (2) | (2) | ns | | t <sub>QL1QL2</sub> (3) | t <sub>F</sub> | SDA (out) fall time | 20 <sup>(4)</sup> | 120 | ns | | t <sub>DXCX</sub> | t <sub>SU:DAT</sub> | Data in setup time | 50 | - | ns | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Data in hold time | 0 | - | ns | | t <sub>CLQX</sub> <sup>(5)</sup> | t <sub>DH</sub> | Data out hold time | 100 | - | ns | | t <sub>CLQV</sub> <sup>(6)</sup> | t <sub>AA</sub> | Clock low to next data valid (access time) | | 450 | ns | | t <sub>CHDL</sub> | t <sub>SU:STA</sub> | Start condition setup time | 250 | - | ns | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Start condition hold time | 250 | - | ns | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Stop condition setup time | 250 | - | ns | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Time between Stop condition and next Start condition | 500 | - | ns | | t <sub>WLDL</sub> <sup>(7)(3)</sup> | t <sub>SU:WC</sub> | WC set up time (before the Start condition) | 0 | - | μs | | t <sub>DHWH</sub> <sup>(8)(3)</sup> | t <sub>HD:WC</sub> | WC hold time (after the Stop condition) | 1 | - | μs | | t <sub>W</sub> | t <sub>WR</sub> | Write time | - | 5 | ms | | t <sub>NS</sub> <sup>(3)</sup> | | Pulse width ignored (input filter on SCL and SDA) | - | 80 | ns | <sup>1.</sup> Only for M24C64 devices identified by the process letter K. - 4. With $C_L = 10 pF$ . - To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA. - 6. $t_{CLQV}$ is the time (from the falling edge of SCL) required by the SDA bus line to reach either 0.3 $V_{CC}$ or 0.7 $V_{CC}$ , assuming that the Rbus × Cbus time constant is within the values specified in *Figure 14*. - 7. WC=0 set up time condition to enable the execution of a WRITE command. - 8. WC=0 hold time condition to enable the execution of a WRITE command. <sup>2.</sup> There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $I^2C$ specification that the input signal rise and fall times be less than 120 ns when $f_C < 1$ MHz. <sup>3.</sup> Characterized only, not tested in production. Figure 13. Maximum $R_{bus}$ value versus bus parasitic capacitance ( $C_{bus}$ ) for an $I^2C$ bus at maximum frequency $f_C=400~kHz$ Figure 15. AC waveforms # 9 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark. Figure 16. TSSOP8 – 8-lead thin shrink small outline, package outline 1. Drawing is not to scale. Table 18. TSSOP8 – 8-lead thin shrink small outline, package mechanical data | | | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Тур. | Min. | Max. | Тур. | Min. | Max. | | | Α | | | 1.200 | | | 0.0472 | | | A1 | | 0.050 | 0.150 | | 0.0020 | 0.0059 | | | A2 | 1.000 | 0.800 | 1.050 | 0.0394 | 0.0315 | 0.0413 | | | b | | 0.190 | 0.300 | | 0.0075 | 0.0118 | | | С | | 0.090 | 0.200 | | 0.0035 | 0.0079 | | | СР | | | 0.100 | | | 0.0039 | | | D | 3.000 | 2.900 | 3.100 | 0.1181 | 0.1142 | 0.1220 | | | е | 0.650 | _ | - | 0.0256 | _ | _ | | | Е | 6.400 | 6.200 | 6.600 | 0.2520 | 0.2441 | 0.2598 | | | E1 | 4.400 | 4.300 | 4.500 | 0.1732 | 0.1693 | 0.1772 | | | L | 0.600 | 0.450 | 0.750 | 0.0236 | 0.0177 | 0.0295 | | | L1 | 1.000 | | | 0.0394 | | | | | α | | 0° | 8° | | 0° | 8° | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Figure 17. SO8N - 8 lead plastic small outline, 150 mils body width, package outline 1. Drawing is not to scale. Table 19. SO8N - 8 lead plastic small outline, 150 mils body width, package data | Cumbal | | millimeters | | inches (1) | | | |--------|-------|-------------|-------|------------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | Α | | | 1.750 | | | 0.0689 | | A1 | | 0.100 | 0.250 | | 0.0039 | 0.0098 | | A2 | | 1.250 | | | 0.0492 | | | b | | 0.280 | 0.480 | | 0.0110 | 0.0189 | | С | | 0.170 | 0.230 | | 0.0067 | 0.0091 | | ссс | | | 0.100 | | | 0.0039 | | D | 4.900 | 4.800 | 5.000 | 0.1929 | 0.1890 | 0.1969 | | E | 6.000 | 5.800 | 6.200 | 0.2362 | 0.2283 | 0.2441 | | E1 | 3.900 | 3.800 | 4.000 | 0.1535 | 0.1496 | 0.1575 | | е | 1.270 | | | 0.0500 | | | | h | | 0.250 | 0.500 | | 0.0098 | 0.0197 | | k | | 0° | 8° | | 0° | 8° | | L | | 0.400 | 1.270 | | 0.0157 | 0.0500 | | L1 | 1.040 | | | 0.0409 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. b2 A2 A BA2 AA B Figure 18. PDIP8 – 8 pin plastic DIP, 0.25 mm lead frame, package outline 1. Drawing is not to scale. Table 20. PDIP8 – 8 pin plastic DIP, 0.25 mm lead frame, package mechanical data | Cumbal | | millimeters | | | inches <sup>(1)</sup> | | | |--------|------|-------------|-------|--------|-----------------------|--------|--| | Symbol | Тур. | Min. | Max. | Тур. | Min. | Max. | | | А | | | 5.33 | | | 0.2098 | | | A1 | | 0.38 | | | 0.0150 | | | | A2 | 3.30 | 2.92 | 4.95 | 0.1299 | 0.1150 | 0.1949 | | | b | 0.46 | 0.36 | 0.56 | 0.0181 | 0.0142 | 0.0220 | | | b2 | 1.52 | 1.14 | 1.78 | 0.0598 | 0.0449 | 0.0701 | | | С | 0.25 | 0.20 | 0.36 | 0.0098 | 0.0079 | 0.0142 | | | D | 9.27 | 9.02 | 10.16 | 0.3650 | 0.3551 | 0.4000 | | | E | 7.87 | 7.62 | 8.26 | 0.3098 | 0.3000 | 0.3252 | | | E1 | 6.35 | 6.10 | 7.11 | 0.2500 | 0.2402 | 0.2799 | | | е | 2.54 | - | - | 0.1000 | _ | - | | | eA | 7.62 | - | - | 0.3000 | _ | - | | | eB | | | 10.92 | | | 0.4299 | | | L | 3.30 | 2.92 | 3.81 | 0.1299 | 0.1150 | 0.1500 | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Pin 1 Pin 1 E ZW\_MEev2 Figure 19. UFDFPN8 (MLP8) - 8-lead ultra thin fine pitch dual flat no lead, package outline - 1. Drawing is not to scale. - 2. The central pad (area E2 by D2 in the above illustration) is internally pulled to V<sub>SS</sub>. It must not be connected to any other voltage or signal line on the PCB, for example during the soldering process. Table 21. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | | |--------------------|-------|-------------|-------|-----------------------|--------|--------|--| | | Тур | Min | Max | Тур | Min | Max | | | Α | 0.550 | 0.450 | 0.600 | 0.0217 | 0.0177 | 0.0236 | | | A1 | 0.020 | 0.000 | 0.050 | 0.0008 | 0.0000 | 0.0020 | | | b | 0.250 | 0.200 | 0.300 | 0.0098 | 0.0079 | 0.0118 | | | D | 2.000 | 1.900 | 2.100 | 0.0787 | 0.0748 | 0.0827 | | | D2 (rev MC) | | 1.200 | 1.600 | | 0.0472 | 0.0630 | | | E | 3.000 | 2.900 | 3.100 | 0.1181 | 0.1142 | 0.1220 | | | E2 (rev MC) | | 1.200 | 1.600 | | 0.0472 | 0.0630 | | | е | 0.500 | | | 0.0197 | | | | | K (rev MC) | | 0.300 | | | 0.0118 | | | | L | | 0.300 | 0.500 | | 0.0118 | 0.0197 | | | L1 | | | 0.150 | | | 0.0059 | | | L3 | | 0.300 | | | 0.0118 | | | | eee <sup>(2)</sup> | | 0.080 | | | 0.0031 | | | <sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring. Figure 20. WLCSP-R 5-bump wafer-length chip-scale package outline - 1. Drawing is not to scale. - 2. The index on the wafer back side (circle) is above the index of the bump side (triangle/arrow). Table 22. WLCSP-R 5-bump wafer-length chip-scale package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | 0.545 | 0.490 | 0.600 | 0.0215 | 0.0193 | 0.0236 | | A1 | 0.190 | | | 0.0075 | | | | A2 | 0.355 | | | 0.0140 | | | | b <sup>(2)</sup> | 0.270 | | | 0.0106 | | | | D | 0.959 | | 1.074 | 0.0378 | | 0.0423 | | Е | 1.073 | | 1.168 | 0.0422 | | 0.0460 | | е | 0.693 | | | 0.0273 | | | | e1 | 0.400 | | | 0.0157 | | | | e2 | 0.3465 | | | 0.0136 | | | | F | 0.280 | | | 0.0110 | | | | G | 0.190 | | | 0.0075 | | | | aaa | | 0.110 | | | | 0.0043 | | eee | | 0.060 | | | | 0.0024 | - 1. Values in inches are converted from mm and rounded to four decimal digits. - 2. Dimension measured at the maximum bump diameter parallel to primary datum Z. Figure 21. Thin WLCSP 8-bump wafer-length chip-scale package outline - 1. Drawing is not to scale. - 2. The index on the wafer back side (circle) is above the index of the bump side (triangle/arrow). Table 23. Thin WLCSP 8-bump wafer-length chip-scale package mechanical data<sup>(1)</sup> | Cumbal | millimeters | | | inches <sup>(2)</sup> | | | |------------------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | 0.315 | 0.300 | 0.330 | 0.0124 | 0.0118 | 0.0130 | | A1 | 0.115 | | | 0.0045 | | | | A2 | 0.200 | | | 0.0079 | | | | b <sup>(3)</sup> | 0.160 | | | 0.0063 | | | | D | 1.073 | | 1.093 | 0.0422 | | 0.0430 | | E | 0.959 | | 0.979 | 0.0378 | | 0.0385 | | е | 0.693 | | | 0.0273 | | | | e1 | 0.800 | | | 0.0315 | | | | e2 | 0.400 | | | 0.0157 | | | | F | 0.133 | | | 0.0052 | | | | G | 0.137 | | | 0.00524 | | | | aaa | 0.110 | | | 0.0043 | | | | eee | 0.060 | | | 0.0043 | | | - 1. These data are preliminary. - 2. Values in inches are converted from mm and rounded to four decimal digits. - 3. Dimension measured at the maximum bump diameter parallel to primary datum Z. ### 10 Part numbering /P or /K = Manufacturing technology code - 1. RoHS-compliant (ECOPACK1®) - 2. RoHS-compliant and halogen-free (ECOPACK2®) - 3. The process letters appear on the device package (marking) and on the shipment box. Please contact your nearest ST Sales Office for further information. # 11 Revision history Table 25. Document revision history | Date | Revision | Changes | | | | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 14-Mar-2011 | 22 | Updated information concerning E2, E1, E0 for the WLCSP package: - note under <i>Figure 3: 5-bump WLCSP connections (top view)</i> - comment under <i>Figure 5: Device select code</i> - note 3 under <i>Table 2: Device select code</i> | | | | | 07-Apr-2011 | 23 | Updated MLP8 package data and Section 10: Part numbering. Added footnote (a) in Section 4.5: Memory addressing. | | | | | 18-May-2011 | 24 | Updated: - Figure 3: 5-bump WLCSP connections (top view) - Table 5: Absolute maximum ratings - Small text changes Added: - Figure 12: Memory cell characteristics | | | | | 08-Sep-2011 | 25 | Updated: - Table 21: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, data - Figure 14: Maximum Rbus value versus bus parasitic capacitance Cbus) for an I2C bus at maximum frequency fC = 1MHz - Figure 6: I <sup>2</sup> C Fast mode Plus (f <sub>C</sub> = 1 MHz): maximum R <sub>bus</sub> value versus bus parasitic capacitance (C <sub>bus</sub> ). Added t <sub>WLDL</sub> and t <sub>DHWH</sub> in: - Table 16: 400 kHz AC characteristics - Table 17: 1 MHz AC characteristics - Figure : Minor text changes. | | | | Table 25. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16-Dec-2011 | 26 | Updated A dimension in <i>Table 22: WLCSP-R 5-bump wafer-length chipscale package mechanical data</i> . | | 28-Aug-2012 | 27 | Datasheet split into: - M24C64-DF, M24C64-W, M24C64-R,M24C64-F (this datasheet) for tandard products (range 6), - M24C64-125 datasheet for automotive products (range 3). Added 8-bump thin WLCSP. Updated single supply voltage and number of Write cycles on cover page. Updated Section 2.1: Serial Clock (SCL) and Section 2.2: Serial Data (SDA). Updated Figure 6: Block diagram. Added Section 4.5: Device addressing. Section 5.1: Write operations move to Section 5: Instructions and updated. Moved Figure 8: Write mode sequences with WC = 0 (data write enabled) to Section 5.1.1: Byte Write. Section 5.1.2: Page Write: changed address bits to A15/A5 and updated Figure 9. Case of locked Write identification Page removed from Section 5.1.4: Lock Identification Page (M24C64-D only). Updated Section 5.1.5: ECC (Error Correction Code) and Write cycling and move Figure 10: Write cycle polling flowchart using ACK to Section 5.1.6: Minimizing Write delays by polling on ACK. Added note 1 in Table 6: Operating conditions (voltage range W) and Table 7: Operating conditions (voltage range R). Added Table 11: Cycling performance by groups of four bytes and updated Table 12: Memory cell data retention. Removed note 2 in Table 16: 400 kHz AC characteristics for toL10L2, twLDL, UDHWH, and ths. Table 24: Ordering information scheme: removed ambient operating temperature for device grade 5 and added Note 2. to MLP8 and WLCSP packages. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2012 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com